Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

TNETA1500APGE Datasheet(PDF) 6 Page - Texas Instruments

Part # TNETA1500APGE
Description  155.52-MBIT/S SONET/SDH ATM RECEIVER/TRANSMITTER
Download  10 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  TI1 [Texas Instruments]
Direct Link  http://www.ti.com
Logo TI1 - Texas Instruments

TNETA1500APGE Datasheet(HTML) 6 Page - Texas Instruments

Back Button TNETA1500APGE Datasheet HTML 2Page - Texas Instruments TNETA1500APGE Datasheet HTML 3Page - Texas Instruments TNETA1500APGE Datasheet HTML 4Page - Texas Instruments TNETA1500APGE Datasheet HTML 5Page - Texas Instruments TNETA1500APGE Datasheet HTML 6Page - Texas Instruments TNETA1500APGE Datasheet HTML 7Page - Texas Instruments TNETA1500APGE Datasheet HTML 8Page - Texas Instruments TNETA1500APGE Datasheet HTML 9Page - Texas Instruments TNETA1500APGE Datasheet HTML 10Page - Texas Instruments  
Zoom Inzoom in Zoom Outzoom out
 6 / 10 page
background image
TNETA1500A
155.52-MBIT/S SONET/SDH ATM RECEIVER/TRANSMITTER
SDNS042A – AUGUST 1997 – REVISED JANUARY 1998
6
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
transmit operation (continued)
Table 2. Functions for CKGENBP and CLKLOOP
CKGENBP
CLKLOOP
CLOCK SOURCE
L
L
TXREFCK (19.44 MHz)
L
H
Receive recovered clock (loop timing)
H
H or L
TXHCKT, TXHCKC (155.52 MHz)
Both true and complementary pseudo-emitter-coupled logic (PECL)-compatible serial data and clock outputs
are available. The serial data is output on the rising edge of the true clock signal (falling edge of the complement
clock). The outputs are designed to drive a 50-
Ω line terminated through a 50-Ω resistor to 3 V (or its equivalent).
A terminal-loopback feature also is provided on the device. When the terminal-loopback input is high, the ATM
cells received on the transmit input are looped back to the receive output. The ATM cells received are blocked.
The transmit operation is not affected in this mode and operates as previously described.
receive operation
The receive serial inputs to the TNETA1500A consist of 155.52-Mbit/s true and complementary PECL data and
an optional 155.52-MHz true and complementary PECL clock. The 155.52-MHz clock inputs are needed only
if the clock-recovery-bypass input (CKRECBP) is high, which disables the clock-recovery circuit. This feature
is used typically for test purposes and normally is not used in a system application.
The clock-recovery circuit is used to recover the embedded clock signal from the serial nonreturn-to-zero (NRZ)
data inputs RSDT and RSDC. The clock-recovery circuit consists of a transition detector, an APLL, and a
retiming circuit. The transition detector is used to double the frequency of the incoming serial-data stream. This
is necessary because the NRZ-data stream does not contain a second harmonic, which is necessary to recover
the transmit clock. The APLL consists of a phase-frequency detector, a charge pump/loop filter, and an internal
voltage-controlled oscillator (VCO). The phase-frequency detector compares the output of the transition
detector to the output of the VCO and generates a signal to the charge-pump/loop filter that is used to change
the frequency of the VCO. The frequency of the VCO is adjusted until it matches the frequency of the transition
detector. When this occurs, the APLL is locked to the frequency of the embedded clock signal.
The clock-recovery circuit also contains a circuit that retimes the input serial data to the recovered output clock.
The only external component required for the clock-recovery circuit is a 330-pF capacitor that is connected from
CRCAP to ground. This capacitor is part of the charge-pump/loop-filter circuit.
The clock signal recovered from the incoming serial-data stream also can be used as the transmit clock for the
transmit section. This is known as clock looping. The advantage of using the recovered receive clock as the
transmit clock is that the transmit clock is frequency locked to the same clock source that is used to generate
the incoming data stream. If this clock source provides a highly accurate low-parts-per-million clock, the transmit
clock also is a very accurate clock. The drawback to using clock looping is that if the receive signal is lost for
any reason, the transmit clock also is lost.
A facility-loopback (FLB) input loops the input data and recovered clock to the transmit output data and clock.
This provides a method of testing the function of the clock-recovery circuit and its jitter performance. It also can
be used for system-loopback testing.
The PECL inputs FLAGT and FLAGC are provided for interfacing to the loss-of-optical-signal outputs on optical
receivers. If the optical signal is lost, the loss-of-optical-carrier bit in the interrupt register is set and the interrupt
output (INTR) becomes active low.
The recovered clock signal and retimed input data are passed from the clock-recovery circuit to the framing
circuit. The framing circuit searches for the SONET framing bytes A1 and A2, where A1 has a set value of F6h
and A2 has a value of 28h. The exact framing pattern for an STS-3c frame is A1A1A1A2A2A2
(F6F6F6282828h). These bytes are not scrambled by the transmitter.


Similar Part No. - TNETA1500APGE

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
TNETA1500 TI1-TNETA1500 Datasheet
419Kb / 10P
[Old version datasheet]   155.52-MBIT/S SONET/SDH ATM RECEIVER/TRANSMITTER
TNETA1500PCM TI1-TNETA1500PCM Datasheet
419Kb / 10P
[Old version datasheet]   155.52-MBIT/S SONET/SDH ATM RECEIVER/TRANSMITTER
TNETA1500PGE TI1-TNETA1500PGE Datasheet
419Kb / 10P
[Old version datasheet]   155.52-MBIT/S SONET/SDH ATM RECEIVER/TRANSMITTER
More results

Similar Description - TNETA1500APGE

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
TNETA1500 TI1-TNETA1500 Datasheet
419Kb / 10P
[Old version datasheet]   155.52-MBIT/S SONET/SDH ATM RECEIVER/TRANSMITTER
logo
Mitsubishi Electric Sem...
MF-622DF-T12-43X MITSUBISHI-MF-622DF-T12-43X Datasheet
62Kb / 10P
   SONET/SDH TRANSMITTER & RECEIVER
logo
Applied Micro Circuits ...
S3029 AMCC-S3029 Datasheet
88Kb / 11P
   SONET/SDH/ATM 155 MBIT/S QUAD TRANSCEIVER
logo
PMC-Sierra, Inc
PM5352-1 PMC-PM5352-1 Datasheet
57Kb / 2P
   155 Mbit/s ATM and Packet-Over-SONET/SDH Physical Layer Device
PM5352 PMC-PM5352 Datasheet
57Kb / 2P
   155 Mbit/s ATM and Packet-Over-SONET/SDH Physical Layer Device
logo
Cypress Semiconductor
CY7C955 CYPRESS-CY7C955 Datasheet
466Kb / 78P
   AX??ATM-SONET/SDH Transceiver
logo
PMC-Sierra, Inc
PM5351 PMC-PM5351 Datasheet
83Kb / 4P
   Quad 155 Mbit/s ATM and Packet Over SONET/SDH Physical Layer Device
logo
Mitsubishi Electric Sem...
MF-10KDS-T12-06X07X MITSUBISHI-MF-10KDS-T12-06X07X Datasheet
104Kb / 8P
   SONET/SDH TRANSMITTER & RECIEVER
MF-2500DS-T12-18X MITSUBISHI-MF-2500DS-T12-18X Datasheet
57Kb / 9P
   SONET/SDH TRANSMITTER & RECIEVER
logo
PMC-Sierra, Inc
PM5351-1 PMC-PM5351-1 Datasheet
70Kb / 2P
   Quad 155 Mbit/s ATM and Packet Over SONET/SDH Physical Layer Device
More results


Html Pages

1 2 3 4 5 6 7 8 9 10


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com