Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY7C1143KV18-400BZI Datasheet(PDF) 9 Page - Cypress Semiconductor

Part # CY7C1143KV18-400BZI
Description  18-Mbit QDR짰 II SRAM Four-Word Burst Architecture (2.0 Cycle Read Latency)
Download  29 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1143KV18-400BZI Datasheet(HTML) 9 Page - Cypress Semiconductor

Back Button CY7C1143KV18-400BZI Datasheet HTML 5Page - Cypress Semiconductor CY7C1143KV18-400BZI Datasheet HTML 6Page - Cypress Semiconductor CY7C1143KV18-400BZI Datasheet HTML 7Page - Cypress Semiconductor CY7C1143KV18-400BZI Datasheet HTML 8Page - Cypress Semiconductor CY7C1143KV18-400BZI Datasheet HTML 9Page - Cypress Semiconductor CY7C1143KV18-400BZI Datasheet HTML 10Page - Cypress Semiconductor CY7C1143KV18-400BZI Datasheet HTML 11Page - Cypress Semiconductor CY7C1143KV18-400BZI Datasheet HTML 12Page - Cypress Semiconductor CY7C1143KV18-400BZI Datasheet HTML 13Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 29 page
background image
Truth Table
The truth table for CY7C1143KV18, and CY7C1145KV18 follows. [3, 4, 5, 6, 7, 8]
Operation
K
RPS WPS
DQ
DQ
DQ
DQ
Write cycle:
Load address on the rising
edge of K; input write data
on two consecutive K and
K rising edges.
L–H
H [9] L [10] D(A) at K(t + 1)
 D(A + 1) at K(t + 1) D(A + 2) at K(t + 2) D(A + 3) at K(t + 2)
Read cycle:
(2.0 cycle Latency)
Load address on the rising
edge of K; wait two cycles;
read data on two consec-
utive K and K rising edges.
L–H
L [10]
X
Q(A) at K(t + 2)
 Q(A + 1) at K(t + 2) Q(A + 2) at K(t + 3) Q(A + 3) at K(t + 3)
NOP: No operation
L–H
H
H
D = X
Q = High Z
D = X
Q = High Z
D = X
Q = High Z
D = X
Q = High Z
Standby: Clock stopped
Stopped
X
X
Previous state
Previous state
Previous state
Previous state
Write Cycle Descriptions
The write cycle description table for CY7C1143KV18 follows. [3, 11]
BWS0 BWS1
K
K
Comments
L
L
L–H
During the data portion of a write sequence
CY7C1143KV18
both bytes (D
[17:0]) are written into the device.
L
L
L–H During the data portion of a write sequence:
CY7C1143KV18
both bytes (D
[17:0]) are written into the device.
L
H
L–H
During the data portion of a write sequence:
CY7C1143KV18
only the lower byte (D
[8:0]) is written into the device, D[17:9] remains unaltered.
L
H
L–H During the data portion of a write sequence
CY7C1143KV18
only the lower byte (D
[8:0]) is written into the device, D[17:9] remains unaltered.
H
L
L–H
During the data portion of a write sequence
CY7C1143KV18
only the upper byte (D
[17:9]) is written into the device, D[8:0] remains unaltered.
H
L
L–H During the data portion of a write sequence
CY7C1143KV18
only the upper byte (D
[17:9]) is written into the device, D[8:0] remains unaltered.
H
H
L–H
No data is written into the devices during this portion of a write operation.
H
H
L–H No data is written into the devices during this portion of a write operation.
Notes
3. X = ‘Don't Care’, H = Logic HIGH, L = Logic LOW,
represents rising edge.
4. Device powers up deselected with the outputs in a tristate condition.
5. ‘A’ represents address location latched by the devices when transaction was initiated. A + 1, A + 2, and A + 3 represents the address sequence in the burst.
6. ‘t’ represents the cycle at which a read/write operation is started. t + 1, t + 2, and t + 3 are the first, second and third clock cycles respectively succeeding the ‘t’ clock cycle.
7. Data inputs are registered at K and K rising edges. Data outputs are delivered on K and K rising edges as well.
8. It is recommended that K = K = HIGH when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line charging symmetrically.
9. If this signal was LOW to initiate the previous cycle, this signal becomes a ‘Don’t Care’ for this operation.
10. This signal was HIGH on previous K clock rise. Initiating consecutive read or write operations on consecutive K clock rises is not permitted. The device ignores the
second read or write request.
11. Is based on a write cycle that was initiated in accordance with the Write Cycle Descriptions table. BWS0, BWS1, BWS2, and BWS3 can be altered on different portions
of a write cycle, as long as the setup and hold requirements are achieved.
CY7C1143KV18, CY7C1145KV18
Document Number: 001-58910 Rev. *D
Page 9 of 29


Similar Part No. - CY7C1143KV18-400BZI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1143V18 CYPRESS-CY7C1143V18 Datasheet
1Mb / 28P
   18-Mbit QDR??II SRAM 4-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1143V18-300BZC CYPRESS-CY7C1143V18-300BZC Datasheet
1Mb / 28P
   18-Mbit QDR??II SRAM 4-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1143V18-300BZI CYPRESS-CY7C1143V18-300BZI Datasheet
1Mb / 28P
   18-Mbit QDR??II SRAM 4-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1143V18-300BZXC CYPRESS-CY7C1143V18-300BZXC Datasheet
1Mb / 28P
   18-Mbit QDR??II SRAM 4-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1143V18-300BZXI CYPRESS-CY7C1143V18-300BZXI Datasheet
1Mb / 28P
   18-Mbit QDR??II SRAM 4-Word Burst Architecture (2.0 Cycle Read Latency)
More results

Similar Description - CY7C1143KV18-400BZI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1643KV18 CYPRESS-CY7C1643KV18 Datasheet
861Kb / 31P
   144-Mbit QDR짰 II SRAM Four-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1161KV18 CYPRESS-CY7C1161KV18 Datasheet
881Kb / 29P
   18-Mbit QDR짰 II SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1543KV18 CYPRESS-CY7C1543KV18 Datasheet
869Kb / 29P
   72-Mbit QDR짰 II SRAM Four-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1241KV18 CYPRESS-CY7C1241KV18_12 Datasheet
855Kb / 30P
   36-Mbit QDR짰 II SRAM Four-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C15632KV18 CYPRESS-CY7C15632KV18_12 Datasheet
783Kb / 30P
   72-Mbit QDR짰 II SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1263KV18 CYPRESS-CY7C1263KV18_12 Datasheet
887Kb / 30P
   36-Mbit QDR짰 II SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1663KV18 CYPRESS-CY7C1663KV18 Datasheet
779Kb / 31P
   144-Mbit QDR짰 II SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C2245KV18 CYPRESS-CY7C2245KV18 Datasheet
841Kb / 28P
   36-Mbit QDR짰 II SRAM Four-Word Burst Architecture (2.0 Cycle Read Latency) with ODT
CY7C1261KV18 CYPRESS-CY7C1261KV18 Datasheet
943Kb / 28P
   36-Mbit QDR짰 II SRAM 4-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C15632KV18 CYPRESS-CY7C15632KV18 Datasheet
760Kb / 30P
   72-Mbit QDR짰 II SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency)
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com