Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

PXD1005 Datasheet(PDF) 9 Page - Freescale Semiconductor, Inc

Part # PXD1005
Description  32-bit Power Architecture짰 Microcontrollers for Entry Level Display Solutions
Download  26 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  FREESCALE [Freescale Semiconductor, Inc]
Direct Link  http://www.freescale.com
Logo FREESCALE - Freescale Semiconductor, Inc

PXD1005 Datasheet(HTML) 9 Page - Freescale Semiconductor, Inc

Back Button PXD1005 Datasheet HTML 5Page - Freescale Semiconductor, Inc PXD1005 Datasheet HTML 6Page - Freescale Semiconductor, Inc PXD1005 Datasheet HTML 7Page - Freescale Semiconductor, Inc PXD1005 Datasheet HTML 8Page - Freescale Semiconductor, Inc PXD1005 Datasheet HTML 9Page - Freescale Semiconductor, Inc PXD1005 Datasheet HTML 10Page - Freescale Semiconductor, Inc PXD1005 Datasheet HTML 11Page - Freescale Semiconductor, Inc PXD1005 Datasheet HTML 12Page - Freescale Semiconductor, Inc PXD1005 Datasheet HTML 13Page - Freescale Semiconductor, Inc Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 26 page
background image
Features
PXD10 Product Brief, Rev. 1
Freescale Semiconductor
9
Conditional branches not taken execute in a single clock. Branches with successful target prefetching have
an effective execution time of one clock on e200z0h. All other taken branches have an execution time of
two clocks.
Memory load and store operations are provided for byte, halfword, and word (32-bit) data with automatic
zero or sign extension of byte and halfword load data as well as optional byte reversal of data. These
instructions can be pipelined to allow effective single cycle throughput. Load and store multiple word
instructions allow low overhead context save and restore operations. The load/store unit contains a
dedicated effective address adder to allow effective address generation to be optimized. Also, a load-to-use
dependency does not incur any pipeline bubbles for most cases.
The Condition Register unit supports the condition register (CR) and condition register operations defined
by the Power Architecture. The condition register consists of eight 4-bit fields that reflect the results of
certain operations, such as move, integer and floating-point compare, arithmetic, and logical instructions,
and provide a mechanism for testing and branching.
Vectored and autovectored interrupts are supported. Hardware vectored interrupt support is provided to
allow multiple interrupt sources to have unique interrupt handlers invoked with no software overhead.
The CPU includes support for Variable Length Encoding (VLE) instruction enhancements. This allows the
classic PowerPC instruction set to be represented by a modified instruction set made up from a mixture of
16-bit and 32-bit instructions. This results in a significantly smaller code size footprint without affecting
performance noticeably.
The CPU core is enhanced by an additional interrupt source—Non Maskable Interrupt. This interrupt
source is routed directly from package pins, via edge detection logic in the SIU to the CPU, bypassing the
Interrupt Controller completely. Once the edge detection logic is programmed, it can not be disabled,
except by reset. The Non Maskable Interrupt is, as the name suggests, completely un-maskable and when
asserted will always result in the immediate execution of the respective interrupt service routine. The Non
maskable interrupt is not guaranteed to be recoverable.
The CPU core has an additional ‘Wait for Interrupt’ instruction that is used in conjunction with low power
STOP mode. When Low Power Stop mode is selected, this instruction is executed to allow the system
clock to be stopped. An external interrupt source or the system wake-up timer is used to restart the system
clock and allow the CPU to service the interrupt.
Additional features include:
Load/store unit
— 1-cycle load latency
— Misaligned access support
— No load-to-use pipeline bubbles
Thirty-two 32-bit general purpose registers (GPRs)
Separate instruction bus and load/store bus Harvard architecture
Reservation instructions for implementing read-modify-write constructs
Multi-cycle divide (divw) and load multiple (lmw) store multiple (smw) multiple class
instructions, can be interrupted to prevent increases in interrupt latency
Extensive system development support through Nexus debug port


Similar Part No. - PXD1005

ManufacturerPart #DatasheetDescription
logo
Elektron Components Ltd...
PXD100 BULGIN-PXD100 Datasheet
158Kb / 2P
   IEC Rectangular Distribution Units
PXD100 BULGIN-PXD100 Datasheet
1Mb / 6P
   IEC DISTRIBUTION UNITS
PXD100/050/01/1 BULGIN-PXD100/050/01/1 Datasheet
158Kb / 2P
   IEC Rectangular Distribution Units
PXD100/050/01/1 BULGIN-PXD100/050/01/1 Datasheet
1Mb / 6P
   IEC DISTRIBUTION UNITS
More results

Similar Description - PXD1005

ManufacturerPart #DatasheetDescription
logo
Freescale Semiconductor...
TWR-PXD10 FREESCALE-TWR-PXD10 Datasheet
931Kb / 8P
   32-bit Power Architecture짰 MCU for Entry-Level Industrial Display Solutions
TWR-PXD20 FREESCALE-TWR-PXD20 Datasheet
433Kb / 8P
   32-bit Power Architecture짰 MCU for Quality Industrial Display Solutions
PXS20PB FREESCALE-PXS20PB Datasheet
137Kb / 30P
   32-bit Power Architecture짰 Microcontrollers for Highly Reliable
PXR40PB FREESCALE-PXR40PB Datasheet
116Kb / 23P
   32-bit Power Architecture짰 Microcontrollers for Real-Time Applications
PXN20PB FREESCALE-PXN20PB Datasheet
119Kb / 23P
   32-bit Power Architecture짰 Dual Core Microcontrollers for Industrial Networking
logo
STMicroelectronics
SPC572LX STMICROELECTRONICS-SPC572LX Datasheet
2Mb / 112P
   32-bit Power Architecture짰 based MCU for automotive powertrain applications
July 2017
logo
Freescale Semiconductor...
TWR-PXN20 FREESCALE-TWR-PXN20 Datasheet
802Kb / 8P
   32-bit Dual-Core Power Architecture짰 MCU for Connected Performance
TWR-PXR40 FREESCALE-TWR-PXR40 Datasheet
729Kb / 8P
   32-bit Power Architecture짰 MCU for High-Performance Real-Time Applications
logo
NEC
E325 NEC-E325 Datasheet
700Kb / 2P
   NEC LCD 32 Entry Level Large Format Display
logo
Toshiba Semiconductor
TMPM330FWFG TOSHIBA-TMPM330FWFG Datasheet
1Mb / 24P
   32-Bit Microcontrollers
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com