Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

AD808-622BRRL7 Datasheet(PDF) 9 Page - Analog Devices

Part # AD808-622BRRL7
Description  Fiber Optic Receiver with Quantizer and Clock Recovery and Data Retiming
Download  12 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  AD [Analog Devices]
Direct Link  http://www.analog.com
Logo AD - Analog Devices

AD808-622BRRL7 Datasheet(HTML) 9 Page - Analog Devices

Back Button AD808-622BRRL7 Datasheet HTML 4Page - Analog Devices AD808-622BRRL7 Datasheet HTML 5Page - Analog Devices AD808-622BRRL7 Datasheet HTML 6Page - Analog Devices AD808-622BRRL7 Datasheet HTML 7Page - Analog Devices AD808-622BRRL7 Datasheet HTML 8Page - Analog Devices AD808-622BRRL7 Datasheet HTML 9Page - Analog Devices AD808-622BRRL7 Datasheet HTML 10Page - Analog Devices AD808-622BRRL7 Datasheet HTML 11Page - Analog Devices AD808-622BRRL7 Datasheet HTML 12Page - Analog Devices  
Zoom Inzoom in Zoom Outzoom out
 9 / 12 page
background image
AD808
REV. 0
–9–
USING THE AD808
Acquisition Time
This is the transient time, measured in bit periods, that required
for the AD808 to lock onto the input data from its free running
state.
Ground Planes
The use of one ground plane for connections to both analog and
digital grounds is recommended.
Power Supply Connections
The use of a 10
µF capacitor between V
CC and ground is recom-
mended. The +5 V power supply connection to VCC2 should be
carefully isolated. The VCC2 pin is used inside the AD808 to
provide the CLKOUT and DATAOUT signals.
Use a 0.1
µF decoupling capacitor between IC power supply
input and ground. This decoupling capacitor should be posi-
tioned as closed to the IC as possible. Refer to the schematic in
Figure 15 for advised connections.
Transmission Lines
Use 50
Ω transmission line for PIN, NIN, CLKOUT, and
DATAOUT signals.
Terminations
Use metal, thick-film, 1% termination resistors for PIN, NIN,
CLKOUT, and DATAOUT signals. These termination resistors
must be positioned as close to the IC as possible.
Use individual connections, not daisy chained, for connections
from the +5 V to load resistors for PIN, NIN, CLKOUT, and
DATAOUT signals.
Loop Damping Capacitor, CD
A ceramic capacitor may be used for the loop damping capaci-
tor. Using a 0.47
µF, ± 20% capacitor provides < 0.1 dB jitter
peaking.
AD808 Output Squelch Circuit
A simple P-channel FET circuit can be used in series with the
Output Signal ECL Supply (VCC2, Pin 3) to squelch clock and
data outputs when SDOUT indicates a loss of signal (Figure
16). The VCC2 supply pin draws roughly 72 mA (14 mA for each
of 4 ECL loads, plus 16 mA for all 4 ECL output stages). This
means that selection of a FET with ON RESISTANCE of
0.5
Ω will affect the common mode of the ECL outputs by
only 36 mV.
1
2
5
6
7
3
4
8
16
15
12
11
10
14
13
9
VEE
SDOUT
AVCC2
PIN
NIN
AVCC1
THRADJ
AVEE
DATAOUTN
DATAOUTP
CLKOUTN
CLKOUTP
VCC1
CF1
CF2
VCC2
AD808
TO VCC1, AVCC, AVCC2
P_FET
BYPASS
CAP
5V
Figure 16. Squelch Circuit Schematic


Similar Part No. - AD808-622BRRL7

ManufacturerPart #DatasheetDescription
logo
Analog Devices
AD808 AD-AD808_15 Datasheet
153Kb / 12P
   Fiber Optic Receiver with Quantizer and Clock Recovery and Data Retiming
REV. 0
More results

Similar Description - AD808-622BRRL7

ManufacturerPart #DatasheetDescription
logo
Analog Devices
AD807 AD-AD807_00 Datasheet
472Kb / 12P
   Fiber Optic Receiver with Quantizer and Clock Recovery and Data Retiming
REV. B
AD807 AD-AD807_15 Datasheet
472Kb / 12P
   Fiber Optic Receiver with Quantizer and Clock Recovery and Data Retiming
REV. B
AD807 AD-AD807 Datasheet
226Kb / 12P
   Fiber Optic Receiver with Quantizer and Clock Recovery and Data Retiming
REV. A
AD808 AD-AD808_15 Datasheet
153Kb / 12P
   Fiber Optic Receiver with Quantizer and Clock Recovery and Data Retiming
REV. 0
logo
Agere Systems
1345 AGERE-1345 Datasheet
98Kb / 12P
   1345-Type Receiver with Clock Recovery and Data Retiming
logo
Micro Linear Corporatio...
ML4622 MICRO-LINEAR-ML4622 Datasheet
170Kb / 8P
   Fiber Optic Data Quantizer
logo
Analog Devices
AD800 AD-AD800_15 Datasheet
141Kb / 12P
   Clock Recovery and Data Retiming Phase-Locked Loop
REV. B
AD802 AD-AD802_15 Datasheet
141Kb / 12P
   Clock Recovery and Data Retiming Phase-Locked Loop
REV. B
AD800 AD-AD800 Datasheet
253Kb / 12P
   Clock Recovery and Data Retiming Phase-Locked Loop
REV. B
logo
Infineon Technologies A...
FOA3251B1 INFINEON-FOA3251B1 Datasheet
600Kb / 25P
   High Speed Clock and Data Recovery for Fiber Optic Applications
V1.0, Aug. 1999
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com