Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

EDJ4208BFBG-GN-F Datasheet(PDF) 11 Page - Elpida Memory

Part # EDJ4208BFBG-GN-F
Description  Differential clock inputs
Download  32 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ELPIDA [Elpida Memory]
Direct Link  http://www.elpida.com/en
Logo ELPIDA - Elpida Memory

EDJ4208BFBG-GN-F Datasheet(HTML) 11 Page - Elpida Memory

Back Button EDJ4208BFBG-GN-F Datasheet HTML 7Page - Elpida Memory EDJ4208BFBG-GN-F Datasheet HTML 8Page - Elpida Memory EDJ4208BFBG-GN-F Datasheet HTML 9Page - Elpida Memory EDJ4208BFBG-GN-F Datasheet HTML 10Page - Elpida Memory EDJ4208BFBG-GN-F Datasheet HTML 11Page - Elpida Memory EDJ4208BFBG-GN-F Datasheet HTML 12Page - Elpida Memory EDJ4208BFBG-GN-F Datasheet HTML 13Page - Elpida Memory EDJ4208BFBG-GN-F Datasheet HTML 14Page - Elpida Memory EDJ4208BFBG-GN-F Datasheet HTML 15Page - Elpida Memory Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 32 page
background image
EDJ4204BFBG, EDJ4208BFBG, EDJ4216BFBG
Preliminary Data Sheet E1923E20 (Ver. 2.0)
11
1.4.2
Basic IDD and IDDQ Measurement Conditions
Table 5: Basic IDD and IDDQ Measurement Conditions
Parameter
Symbol
Description
Operating one bank
active precharge
current
IDD0
CKE: H; External clock: on; tCK, nRC, nRAS, CL: see Table 4; BL: 8*1; AL: 0; /CS: H
between ACT and PRE; Command, address, bank address inputs: partially toggling
according to Table 6; Data I/O: MID-LEVEL; DM: stable at 0;
Bank activity: cycling with one bank active at a time: 0,0,1,1,2,2,... (see Table 6);
Output buffer and RTT: enabled in MR*2; ODT signal: stable at 0; Pattern details: see
Table 6
Operating one bank
active-read-precharge
current
IDD1
CKE: H; External clock: On; tCK, nRC, nRAS, nRCD, CL: see Table 4; BL: 8*1, *6; AL:
0; /CS: H between ACT, RD and PRE; Command, address, bank address inputs, data
I/O: partially toggling according to Table 7;
DM: stable at 0; Bank activity: cycling with one bank active at a time: 0,0,1,1,2,2,...
(see Table 7); Output buffer and RTT: enabled in MR*2; ODT Signal: stable at 0;
Pattern details: see Table 7
Precharge standby
current
IDD2N
CKE: H; External clock: on; tCK, CL: see Table 4 BL: 8*1; AL: 0; /CS: stable at 1;
Command, address, bank address Inputs: partially toggling according to Table 8;
data I/O: MID-LEVEL; DM: stable at 0; bank activity: all banks closed; output buffer
and RTT: enabled in mode registers*2; ODT signal: stable at 0; pattern details: see
Table 8
Precharge standby
ODT current
IDD2NT
CKE: H; External clock: on; tCK, CL: see Table 4; BL: 8*1; AL: 0; /CS: stable at 1;
Command, address, bank address Inputs: partially toggling according to Table 9;
data I/O: MID-LEVEL; DM: stable at 0; bank activity: all banks closed; output buffer
and RTT: enabled in MR*2; ODT signal: toggling according to Table 9; pattern details:
see Table 9
Precharge standby
ODT IDDQ current
IDDQ2NT
Same definition like for IDD2NT, however measuring IDDQ current instead of IDD
current
Precharge power-down
current slow exit
IDD2P0
CKE: L; External clock: on; tCK, CL: see Table 4; BL: 8*1; AL: 0; /CS: stable at 1;
Command, address, bank address inputs: stable at 0; data I/O: MID-LEVEL; DM:
stable at 0; bank activity: all banks closed; output buffer and RTT: EMR*2; ODT
signal: stable at 0; precharge power down mode: slow exit*3
Precharge power-down
current fast exit
IDD2P1
CKE: L; External clock: on; tCK, CL: see Table 4; BL: 8*1; AL: 0; /CS: stable at 1;
Command, address, bank address Inputs: stable at 0; data I/O: MID-LEVEL;
DM:stable at 0; bank activity: all banks closed; output buffer and RTT: enabled in
MR*2; ODT signal: stable at 0; precharge power down mode: fast exit*3
Precharge quiet
standby current
IDD2Q
CKE: H; External clock: On; tCK, CL: see Table 4; BL: 8*1; AL: 0; /CS: stable at 1;
Command, address, bank address Inputs: stable at 0; data I/O: MID-LEVEL;
DM: stable at 0;bank activity: all banks closed; output buffer and RTT: enabled in
MR*2; ODT signal: stable at 0
Active standby current
IDD3N
CKE: H; External clock: on; tCK, CL: see Table 4; BL: 8*1; AL: 0; /CS: stable at 1;
Command, address, bank address Inputs: partially toggling according to Table 8;
data I/O: MID-LEVEL; DM: stable at 0;
bank activity: all banks open; output buffer and RTT: enabled in MR*2;
ODT signal: stable at 0; pattern details: see Table 8
Active power-down
current
IDD3P
CKE: L; External clock: on; tCK, CL: see Table 4; BL: 8*1; AL: 0; /CS: stable at 1;
Command, address, bank address inputs: stable at 0; data I/O: MID-LEVEL;
DM:stable at 0; bank activity: all banks open; output buffer and RTT:
enabled in MR*2; ODT signal: stable at 0
Operating burst read
current
IDD4R
CKE: H; External clock: on; tCK, CL: see Table 4; BL: 8*1, *6; AL: 0; /CS: H between
RD; Command, address, bank address Inputs: partially toggling according to
Table 10; data I/O: seamless read
data burst with different data between one burst and the next one according to
Table 10; DM: stable at 0;
bank activity: all banks open, RD commands cycling through banks: 0,0,1,1,2,2,...
(see Table 10); Output buffer and RTT: enabled in MR*2; ODT signal: stable at 0;
pattern details: see Table 10
Operating burst read
IDDQ current
IDDQ4R
Same definition like for IDD4R, however measuring IDDQ current instead of IDD
current


Similar Part No. - EDJ4208BFBG-GN-F

ManufacturerPart #DatasheetDescription
logo
Elpida Memory
EDJ4208EFBG ELPIDA-EDJ4208EFBG Datasheet
426Kb / 29P
   4G bits DDR3L SDRAM
EDJ4208EFBG-DJ-F ELPIDA-EDJ4208EFBG-DJ-F Datasheet
656Kb / 29P
   Differential clock inputs
EDJ4208EFBG-DJ-F ELPIDA-EDJ4208EFBG-DJ-F Datasheet
426Kb / 29P
   4G bits DDR3L SDRAM
EDJ4208EFBG-GN-F ELPIDA-EDJ4208EFBG-GN-F Datasheet
656Kb / 29P
   Differential clock inputs
EDJ4208EFBG-GN-F ELPIDA-EDJ4208EFBG-GN-F Datasheet
426Kb / 29P
   4G bits DDR3L SDRAM
More results

Similar Description - EDJ4208BFBG-GN-F

ManufacturerPart #DatasheetDescription
logo
Elpida Memory
EDJ1108DJBG ELPIDA-EDJ1108DJBG Datasheet
448Kb / 33P
   Differential clock inputs
EDJ1108EJBG ELPIDA-EDJ1108EJBG Datasheet
525Kb / 32P
   Differential clock inputs
EDJ2108EDBG ELPIDA-EDJ2108EDBG Datasheet
1Mb / 150P
   Differential clock inputs
EDJ2108DEBG ELPIDA-EDJ2108DEBG Datasheet
565Kb / 33P
   Differential clock inputs
EDJ2108EEBG ELPIDA-EDJ2108EEBG Datasheet
606Kb / 32P
   Differential clock inputs
EDJ4204EFBG ELPIDA-EDJ4204EFBG Datasheet
656Kb / 29P
   Differential clock inputs
EDJ2104BDBG ELPIDA-EDJ2104BDBG Datasheet
447Kb / 30P
   Differential clock inputs
logo
Integrated Device Techn...
8SLVP2106 IDT-8SLVP2106 Datasheet
521Kb / 24P
   Two differential clock inputs
8735-31 IDT-8735-31 Datasheet
350Kb / 21P
   Selectable differential clock inputs
IDT8SLVP2108I IDT-IDT8SLVP2108I Datasheet
967Kb / 22P
   Two differential clock inputs
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com