Electronic Components Datasheet Search |
|
EDJ4216EFBG-GN-F Datasheet(PDF) 1 Page - Elpida Memory |
|
EDJ4216EFBG-GN-F Datasheet(HTML) 1 Page - Elpida Memory |
1 / 29 page Document. No. E1922E11 (Ver. 1.1) Date Published September 2012 (K) Japan Printed in Japan URL: http://www.elpida.com ©Elpida Memory, Inc. 2012 PRELIMINARY DATA SHEET COVER Specifications • Density: 4G bits • Organization — 128M words × 4 bits × 8 banks (EDJ4204EFBG) — 64M words × 8 bits × 8 banks (EDJ4208EFBG) — 32M words × 16 bits × 8 banks (EDJ4216EFBG) • Package — 78-ball FBGA (EDJ4204EFBG, EDJ4208EFBG) — 96-ball FBGA (EDJ4216EFBG) — Lead-free (RoHS compliant) and Halogen-free • Power supply: 1.35V (typ) — VDD = 1.283V to 1.45V — Backward compatible for VDD, VDDQ = 1.5V ± 0.075V • Data rate — 1600Mbps/1333Mbps (max) • 1KB page size — Row address: A0 to A15 — Column address: A0 to A9, A11 (EDJ4204EFBG) A0 to A9 (EDJ4208EFBG) • 2KB page size (EDJ4216EFBG) — Row address: A0 to A14 — Column address: A0 to A9 • Eight internal banks for concurrent operation • Burst length (BL): 8 and 4 with Burst Chop (BC) • Burst type (BT): — Sequential (8, 4 with BC) — Interleave (8, 4 with BC) • /CAS Latency (CL): 5, 6, 7, 8, 9, 10, 11 • /CAS Write Latency (CWL): 5, 6, 7, 8 • Precharge: auto precharge option for each burst access • Driver strength: RZQ/7, RZQ/6 (RZQ = 240 Ω) • Refresh: auto-refresh, self-refresh • Refresh cycles — Average refresh period 7.8 µs at 0°C ≤ TC ≤ +85°C 3.9 µs at +85°C < TC ≤ +95°C • Operating case temperature range — TC = 0 °C to +95°C Features • Double-data-rate architecture: two data transfers per clock cycle • The high-speed data transfer is realized by the 8 bits prefetch pipelined architecture • Bi-directional differential data strobe (DQS and /DQS) is transmitted/received with data for capturing data at the receiver • DQS is edge-aligned with data for READs; center- aligned with data for WRITEs • Differential clock inputs (CK and /CK) • DLL aligns DQ and DQS transitions with CK transitions • Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS • Data mask (DM) for write data • Posted /CAS by programmable additive latency for better command and data bus efficiency • On-Die Termination (ODT) for better signal quality — Synchronous ODT — Dynamic ODT — Asynchronous ODT • Multi Purpose Register (MPR) for pre-defined pattern read out • ZQ calibration for DQ drive and ODT • Programmable Partial Array Self-Refresh (PASR) • /RESET pin for Power-up sequence and reset function • SRT range: — Normal/extended • Programmable Output driver impedance control 4G bits DDR3L SDRAM EDJ4204EFBG (1024M words × 4 bits) EDJ4208EFBG (512M words × 8 bits) EDJ4216EFBG (256M words × 16 bits) |
Similar Part No. - EDJ4216EFBG-GN-F |
|
Similar Description - EDJ4216EFBG-GN-F |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |