Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY7C1380D-250AXC Datasheet(PDF) 6 Page - Cypress Semiconductor

Part # CY7C1380D-250AXC
Description  18-Mbit (512 K x 36/1 M x 18) Pipelined SRAM
Download  37 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1380D-250AXC Datasheet(HTML) 6 Page - Cypress Semiconductor

Back Button CY7C1380D-250AXC Datasheet HTML 2Page - Cypress Semiconductor CY7C1380D-250AXC Datasheet HTML 3Page - Cypress Semiconductor CY7C1380D-250AXC Datasheet HTML 4Page - Cypress Semiconductor CY7C1380D-250AXC Datasheet HTML 5Page - Cypress Semiconductor CY7C1380D-250AXC Datasheet HTML 6Page - Cypress Semiconductor CY7C1380D-250AXC Datasheet HTML 7Page - Cypress Semiconductor CY7C1380D-250AXC Datasheet HTML 8Page - Cypress Semiconductor CY7C1380D-250AXC Datasheet HTML 9Page - Cypress Semiconductor CY7C1380D-250AXC Datasheet HTML 10Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 37 page
background image
CY7C1380D
CY7C1380F
CY7C1382D
Document Number: 38-05543 Rev. *N
Page 6 of 37
Pin Definitions
Name
I/O
Description
A0, A1, A
Input-
Synchronous
Address inputs used to select one of the address locations. Sampled at the rising edge of the CLK
if ADSP or ADSC is active LOW, and CE1, CE2, and CE3 are sampled active. A1:A0 are fed to the two-bit
counter.
BWA, BWB,
BWC, BWD
Input-
Synchronous
Byte write select inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled
on the rising edge of CLK.
GW
Input-
Synchronous
Global write enable input, active LOW. When asserted LOW on the rising edge of CLK, a global write
is conducted (all bytes are written, regardless of the values on BWX and BWE).
BWE
Input-
Synchronous
Byte write enable input, active LOW. Sampled on the rising edge of CLK. This signal must be asserted
LOW to conduct a byte write.
CLK
Input-
Clock
Clock input. Used to capture all synchronous inputs to the device. Also used to increment the burst
counter when ADV is asserted LOW, during a burst operation.
CE1
Input-
Synchronous
Chip enable 1 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE2
and CE3 to select or deselect the device. ADSP is ignored if CE1 is HIGH. CE1 is sampled only when a
new external address is loaded.
CE2
Input-
Synchronous
Chip enable 2 input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with CE1
and CE3 to select or deselect the device. CE2 is sampled only when a new external address is loaded.
CE3
Input-
Synchronous
Chip enable 3 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE1
and CE2 to select or deselect the device. CE3 is sampled only when a new external address is loaded.
OE
Input-
Asynchronous
Output enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW,
the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as input data
pins. OE is masked during the first clock of a read cycle when emerging from a deselected state.
ADV
Input-
Synchronous
Advance input signal, sampled on the rising edge of CLK, active LOW. When asserted, it
automatically increments the address in a burst cycle.
ADSP
Input-
Synchronous
Address strobe from processor, sampled on the rising edge of CLK, active LOW. When asserted
LOW, addresses presented to the device are captured in the address registers. A1:A0 are also loaded
into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. ASDP is
ignored when CE1 is deasserted HIGH.
ADSC
Input-
Synchronous
Address strobe from controller, sampled on the rising edge of CLK, active LOW. When asserted
LOW, addresses presented to the device are captured in the address registers. A1:A0 are also loaded
into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized.
ZZ
Input-
Asynchronous
ZZ sleep input. This active HIGH input places the device in a non-time critical sleep condition with data
integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ pin has an internal
pull down.
DQs, DQPX
I/O-
Synchronous
Bidirectional data I/O lines. As inputs, they feed into an on-chip data register that is triggered by the
rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the
addresses presented during the previous clock rise of the read cycle. The direction of the pins is controlled
by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQs and DQPX are placed
in a tri-state condition.
VDD
Power Supply Power supply inputs to the core of the device
VSS
Ground
Ground for the core of the device.
VSSQ
I/O Ground Ground for the I/O circuitry.
VDDQ
I/O Power
Supply
Power supply for the I/O circuitry.
MODE
Input-Static Selects burst order. When tied to GND selects linear burst sequence. When tied to VDD or left floating
selects interleaved burst sequence. This is a strap pin and must remain static during device operation.
Mode pin has an internal pull up.


Similar Part No. - CY7C1380D-250AXC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1380D-250AXC CYPRESS-CY7C1380D-250AXC Datasheet
469Kb / 29P
   18-Mbit (512K x 36/1M x 18) Pipelined SRAM
CY7C1380D-250AXC CYPRESS-CY7C1380D-250AXC Datasheet
1Mb / 30P
   18-Mbit (512K x 36/1M x 18) Pipelined SRAM
CY7C1380D-250AXC CYPRESS-CY7C1380D-250AXC Datasheet
1Mb / 33P
   18-Mbit (512 K 횞 36/1 M 횞 18) Pipelined SRAM
More results

Similar Description - CY7C1380D-250AXC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1386D CYPRESS-CY7C1386D_11 Datasheet
1Mb / 36P
   18-Mbit (512 K x 36/1 M x 18) Pipelined DCD Sync SRAM
CY7C1370D CYPRESS-CY7C1370D_11 Datasheet
1Mb / 33P
   18-Mbit (512 K x 36/1 M x 18) Pipelined SRAM with NoBL Architecture
CY7C1381D CYPRESS-CY7C1381D_13 Datasheet
1Mb / 37P
   18-Mbit (512 K x 36/1 M x 18) Flow-Through SRAM
CY7C1380D CYPRESS-CY7C1380D_11 Datasheet
1Mb / 33P
   18-Mbit (512 K 횞 36/1 M 횞 18) Pipelined SRAM
CY7C1380DV33 CYPRESS-CY7C1380DV33 Datasheet
1Mb / 33P
   18-Mbit (512 K 횞 36/1 M 횞 18) Pipelined SRAM
CY7C1380S CYPRESS-CY7C1380S Datasheet
1Mb / 31P
   18-Mbit (512 K 횞 36/1 M 횞 18) Pipelined SRAM
CY7C1441AV33 CYPRESS-CY7C1441AV33_11 Datasheet
1Mb / 34P
   36-Mbit (1 M x 36/2 M x 18/512 k x 72) Flow-Through SRAM
CY7C1386D CYPRESS-CY7C1386D_07 Datasheet
1Mb / 30P
   18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1386D CYPRESS-CY7C1386D_12 Datasheet
687Kb / 34P
   18-Mbit (512 K 횞 36/1 M 횞 18) Pipelined DCD Sync SRAM
CY7C1387D CYPRESS-CY7C1387D Datasheet
481Kb / 29P
   18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com