Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

PCM1760P Datasheet(PDF) 9 Page - Texas Instruments

Part # PCM1760P
Description  Multi-Bit Enhanced Noise Shaping 20-Bit
Download  17 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  TI1 [Texas Instruments]
Direct Link  http://www.ti.com
Logo TI1 - Texas Instruments

PCM1760P Datasheet(HTML) 9 Page - Texas Instruments

Back Button PCM1760P Datasheet HTML 5Page - Texas Instruments PCM1760P Datasheet HTML 6Page - Texas Instruments PCM1760P Datasheet HTML 7Page - Texas Instruments PCM1760P Datasheet HTML 8Page - Texas Instruments PCM1760P Datasheet HTML 9Page - Texas Instruments PCM1760P Datasheet HTML 10Page - Texas Instruments PCM1760P Datasheet HTML 11Page - Texas Instruments PCM1760P Datasheet HTML 12Page - Texas Instruments PCM1760P Datasheet HTML 13Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 17 page
background image
®
9
PCM1760P/U DF1760P/U
T
PCF
T
CSV
CAL
SDATA
/PD
T
PSF
T
PDW
T
PCR
DESCRIPTION
NAME
MIN
TYP
MAX
UNITS
Pulse Width of /PD Input
T
PDW
2
1/Fclk
Delay from /PD Input to
CAL Output
T
PCR
6
1/Fclk
Calibration Cycle Duration
T
PCF
4096
1/fs
Delay from /PD Input to S
DATA LTPSF
6
1/Fclk
Delay from Completion of
Calibration to SDATA Valid
T
CSV
1
1/fs
FIGURE 3b. DF1760 Power Down and Offset Calibration.
SYSTEM CLOCK: 256fs
DESCRIPTION
NAME
MIN
TYP
MAX
UNITS
Low Level Duration
T
CLKL
31
ns
High Level Duration
T
CLKH
31
ns
T
CLKH
T
CLKL
2.0V
1.4V
0.8V
T
LH
T
HL
DESCRIPTION
NAME
MIN
TYP
MAX
UNITS
SCLK Frequency
F
SLK
32fs
48fs
64fs
Low Duration of FSCLK
T
SLKL
100
ns
High Duration of FSCLK
T
SLKH
100
ns
Delay from SCLK to L/R Edge
T
SLR
–70
70
ns
Delay from Falling Edge of
SCLK to SDATA Valid
T
DSS
––
50
ns
Delay from SCLK to FSYNC
Edge
T
SF
–70
0
ns
Delay from Rising Edge of
SCLK to SDATA Valid
T
DSV
100
ns
Delay from SDATA Valid to
Rising Edge of SCLK
T
SDR
100
ns
SCKL
SDATA
L/R
FSYNC
T
SLR
T
SDR
T
SF
T
DSS
T
DSV
T
SLKH TSLKL
FIGURE 3e. Timing of Slave Mode, DF1760.
FIGURE 3f. Power On and Mode Reset Timing.
APPLIES TO
DESCRIPTION
NAME
MIN
TYP
MAX
UNITS(1)
MODE
Power on to PD
T
PDW
2
1/fs
Master/Slave
PD
↑ to L/R ↑
T
SP
–1
+1
1/Fclk
Slave
(LRSC = “H”)
PD
↑ to L/R ↓
T
SP
–1
+1
1/Fclk
Slave
(LRSC = “L”)
NOTE: (1) fs: sampling rate. Fclk: system clock frequency.
T
PDW
T
PDW
T
SP
T
SP
Power
L/R
PD
<LRSC = “H”
T
PDW
T
PDW
T
SP
T
SP
Power
L/R
PD
<LRSC = “L”
SYSTEM CLOCK: 384fs
DESCRIPTION
NAME
MIN
TYP
MAX
UNITS
Low Level Duration
T
CLKL
24
ns
High Level Duration
T
CLKH
24
ns
Rise Time
T
LH
––
6
ns
Fall Time
T
HL
––
6
ns
FIGURE 3c. System Clock Timing Requirements of DF1760.
T
SDR
T
SF
T
DSS
SCLK
SDATA
L/R
FSYNC
T
SLR
T
DSV
T
DSS
T
DSV
T
SF
DESCRIPTION
NAME
MIN
TYP
MAX
UNITS
SCLK Frequency
F
SLK
64fs
SCLK Frequency Duty Cycle
50
%
FSYNC Frequency
F
SYNC
2fs
FSYNC Frequency Duty Cycle
50
%
Delay from SCLK to L/R Edge
T
SLR
–20
50
ns
Delay from Falling Edge of
SCLK to SDATA Valid
T
DSS
––
50
ns
Delay from SCLK to FSYNC
Edge
T
SF
–20
50
ns
Delay from Rising Edge of
SCLK to SDATA Valid
T
SDR
100
ns
Delay from SDATA Valid to
Rising Edge of SCLK
T
DSV
100
ns
FIGURE 3d. Output Timing of Master Mode, DF1760.


Similar Part No. - PCM1760P

ManufacturerPart #DatasheetDescription
logo
Burr-Brown (TI)
PCM1760P BURR-BROWN-PCM1760P Datasheet
201Kb / 15P
   Multi-Bit Enhanced Noise Shaping 20-Bit ANALOG-TO-DIGITAL CONVERSION SYSTEM
More results

Similar Description - PCM1760P

ManufacturerPart #DatasheetDescription
logo
Burr-Brown (TI)
PCM1760P BURR-BROWN-PCM1760P Datasheet
201Kb / 15P
   Multi-Bit Enhanced Noise Shaping 20-Bit ANALOG-TO-DIGITAL CONVERSION SYSTEM
logo
NXP Semiconductors
TDA1386T PHILIPS-TDA1386T Datasheet
167Kb / 24P
   Noise shaping filter DAC
1998 Jan 06
TDA1306T PHILIPS-TDA1306T Datasheet
220Kb / 24P
   Noise shaping filter DAC
1998 Jan 06
logo
SINOWEALTH Electronic L...
SH79F085 SINOWEALTH-SH79F085 Datasheet
1Mb / 97P
   Enhanced 8051 Microcontroller with 20-Bit ADC
V2.2
logo
Cirrus Logic
CS5525 CIRRUS-CS5525 Datasheet
483Kb / 29P
   16 BIT / 20 BIT MULTI RANGE ADC WITH 4 BIT LATCH
CS5525 CIRRUS-CS5525_05 Datasheet
593Kb / 30P
   16-bit/20-bit, Multi-range ADC with 4-bit Latch
logo
Analog Devices
AD1862 AD-AD1862 Datasheet
183Kb / 12P
   Ultralow Noise 20-Bit Audio DAC
REV. A
AD1862 AD-AD1862_15 Datasheet
141Kb / 12P
   Ultralow Noise 20-Bit Audio DAC
REV. A
logo
Motorola, Inc
MC68030 MOTOROLA-MC68030 Datasheet
3Mb / 602P
   ENHANCED 32-BIT MICROPROCESSOR
logo
PADAUK Technology.
PMC232 PADAUK-PMC232 Datasheet
1Mb / 94P
   12-bit ADC Enhanced
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com