Electronic Components Datasheet Search |
|
TPS61282YFFT Datasheet(PDF) 11 Page - Texas Instruments |
|
TPS61282YFFT Datasheet(HTML) 11 Page - Texas Instruments |
11 / 58 page SW PGND AGND PGND SW nBYP AGND PGND TOP VIEW D4 D3 D2 D1 C4 PGND C3 C2 C1 nBYP PGND SW AGND AGND BOTTOM VIEW VSEL MODE VOUT VOUT VOUT B1 B2 B3 B4 VOUT VSEL MODE EN PG VIN VIN VIN A1 A2 A3 A4 VIN EN PG SW PGND TPS61280 , TPS61281, TPS61282 www.ti.com SLVSBI1 – OCTOBER 2013 PIN ASSIGNMENTS (TPS6128x) Table 2. PIN FUNCTIONS (TPS6128x) PIN I/O DESCRIPTION NAME NO. VIN A3, A4 I Power supply input. VOUT B3, B4 O Boost converter output. This is the enable pin of the device. On the rising edge of the enable pin, all the registers are reset with their default values. This input must not be left floating and must be terminated. EN = Low: The device is forced into shutdown mode. Depending on the logic level applied to the nBYP input, the converter can either be forced in pass-through mode or it's output can be regulated to EN A1 I a minimum level so as to limit the input-to-output voltage difference to less than 3.6V (typ). The current consumption is reduced to a few µA. For more details, refer to . EN = High: The device is operating normally featuring automatic dc/dc boost, pass-through mode transition. For more details, refer to . Power-Good Output (open-drain output to host): A logic high on the PG output indicates that the converter's output voltage is within its regulation limits. A logic low indicates a fault has occurred (e.g. PG A2 O thermal shutdown, output voltage out of limits, current limit triggered etc ...). The PG signal is de- asserted automatically once the IC resumes proper operation. VSEL signal is primarily used to set the output voltage dc/dc boost, pass-through threshold. This pin VSEL B1 I must not be left floating and must be terminated. A logic low level on the nBYP input forces the device in pass-through mode. For more details, refer nBYP C1 I to . This pin must not be left floating and must be terminated. This is the mode selection pin of the device. This pin must not be left floating, must be terminated and can be connected to AGND. During start-up this pin must be held low. Once the output voltage settled and PG pin indicates that the converter's output voltage is within its regulation limits the device can be forced in PWM mode operation by applying a high level on this pin. MODE B2 I MODE = Low: The device is operating in regulated frequency pulse width modulation mode (PWM) at high-load currents and in pulse frequency modulation mode (PFM) at light load currents. This pin must be held low during device start-up. MODE = High: Low-noise mode enabled, regulated frequency PWM operation forced. Inductor connection. Drain of the internal power MOSFET. Connect to the switched side of the SW C3, C4 I/O inductor. PGND D2, D3, D4 Power ground pin. AGND C2, D1 Analog ground pin. This is the signal ground reference for the IC. Copyright © 2013, Texas Instruments Incorporated Submit Documentation Feedback 11 Product Folder Links: TPS61280 TPS61281 TPS61282 |
Similar Part No. - TPS61282YFFT |
|
Similar Description - TPS61282YFFT |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |