Electronic Components Datasheet Search |
|
TLV320DAC3120 Datasheet(PDF) 11 Page - Texas Instruments |
|
TLV320DAC3120 Datasheet(HTML) 11 Page - Texas Instruments |
11 / 114 page T0146-10 WCLK BCLK DIN t (WS) h t (WS) h t (BCLK) L t r t f t (DI) S t (BCLK) H t (DI) h t (WS) S t (WS) S TLV320DAC3120 www.ti.com SLAS659A – NOVEMBER 2009 – REVISED MAY 2012 3.4.4 DSP Timing in Slave Mode All specifications at 25°C, DVDD = 1.8 V Note: All timing specifications are measured at characterization but not tested at final test. IOVDD = 1.1 V IOVDD = 3.3 V PARAMETER UNIT MIN MAX MIN MAX tH(BCLK) BCLK high period 35 35 ns tL(BCLK) BCLK low period 35 35 ns ts(WS) WCLK setup 8 8 ns th(WS) WCLK hold 8 8 ns ts(DI) DIN setup 8 8 ns th(DI) DIN hold 8 8 ns tr Rise time 4 4 ns tf Fall time 4 4 ns Figure 3-4. DSP Timing in Slave Mode Copyright © 2009–2012, Texas Instruments Incorporated ELECTRICAL SPECIFICATIONS 11 Submit Documentation Feedback Product Folder Link(s): TLV320DAC3120 |
Similar Part No. - TLV320DAC3120_14 |
|
Similar Description - TLV320DAC3120_14 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |