Electronic Components Datasheet Search |
|
AD9518_2 Datasheet(PDF) 2 Page - Analog Devices |
|
AD9518_2 Datasheet(HTML) 2 Page - Analog Devices |
2 / 64 page AD9518-2 Data Sheet Rev. C | Page 2 of 64 TABLE OF CONTENTS Features .............................................................................................. 1 Applications....................................................................................... 1 General Description ......................................................................... 1 Functional Block Diagram .............................................................. 1 Revision History ............................................................................... 3 Specifications..................................................................................... 4 Power Supply Requirements ....................................................... 4 PLL Characteristics ...................................................................... 4 Clock Inputs .................................................................................. 6 Clock Outputs............................................................................... 6 Timing Characteristics ................................................................ 6 Clock Output Additive Phase Noise (Distribution Only; VCO Divider Not Used).............................................................. 7 Clock Output Absolute Phase Noise (Internal VCO Used).... 7 Clock Output Absolute Time Jitter (Clock Generation Using Internal VCO).................................................................... 8 Clock Output Absolute Time Jitter (Clock Cleanup Using Internal VCO)............................................................................... 8 Clock Output Absolute Time Jitter (Clock Generation Using External VCXO) ................................................................ 8 Clock Output Additive Time Jitter (VCO Divider Not Used)....................................................................................... 9 Clock Output Additive Time Jitter (VCO Divider Used) ....... 9 Serial Control Port ..................................................................... 10 PD, SYNC, and RESET Pins ..................................................... 10 LD, STATUS, and REFMON Pins............................................ 11 Power Dissipation....................................................................... 11 Timing Diagrams............................................................................ 12 Absolute Maximum Ratings.......................................................... 13 Thermal Resistance.................................................................... 13 ESD Caution................................................................................ 13 Pin Configuration and Function Descriptions........................... 14 Typical Performance Characteristics ........................................... 16 Terminology.................................................................................... 20 Detailed Block Diagram ................................................................ 21 Theory of Operation ...................................................................... 22 Operational Configurations...................................................... 22 Digital Lock Detect (DLD) ....................................................... 30 Clock Distribution ..................................................................... 34 Reset Modes ................................................................................ 38 Power-Down Modes .................................................................. 38 Serial Control Port ......................................................................... 40 Serial Control Port Pin Descriptions....................................... 40 General Operation of Serial Control Port............................... 40 The Instruction Word (16 Bits)................................................ 41 MSB/LSB First Transfers ........................................................... 41 Thermal Performance.................................................................... 44 Control Registers............................................................................ 45 Control Register Map Overview .............................................. 45 Control Register Map Descriptions ......................................... 47 Applications Information .............................................................. 59 Frequency Planning Using the AD9518.................................. 59 Using the AD9518 Outputs for ADC Clock Applications.... 59 LVPECL Clock Distribution..................................................... 60 Outline Dimensions....................................................................... 61 Ordering Guide .......................................................................... 61 |
Similar Part No. - AD9518_2_15 |
|
Similar Description - AD9518_2_15 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |