Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

RMQSGA3636DGBA Datasheet(PDF) 9 Page - Renesas Technology Corp

Part # RMQSGA3636DGBA
Description  36-Mbit QDR??II SRAM 4-word Burst Architecture (2.0 Cycle Read latency)
Download  30 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  RENESAS [Renesas Technology Corp]
Direct Link  http://www.renesas.com
Logo RENESAS - Renesas Technology Corp

RMQSGA3636DGBA Datasheet(HTML) 9 Page - Renesas Technology Corp

Back Button RMQSGA3636DGBA_15 Datasheet HTML 5Page - Renesas Technology Corp RMQSGA3636DGBA_15 Datasheet HTML 6Page - Renesas Technology Corp RMQSGA3636DGBA_15 Datasheet HTML 7Page - Renesas Technology Corp RMQSGA3636DGBA_15 Datasheet HTML 8Page - Renesas Technology Corp RMQSGA3636DGBA_15 Datasheet HTML 9Page - Renesas Technology Corp RMQSGA3636DGBA_15 Datasheet HTML 10Page - Renesas Technology Corp RMQSGA3636DGBA_15 Datasheet HTML 11Page - Renesas Technology Corp RMQSGA3636DGBA_15 Datasheet HTML 12Page - Renesas Technology Corp RMQSGA3636DGBA_15 Datasheet HTML 13Page - Renesas Technology Corp Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 30 page
background image
RMQSGA3636DGBA, RMQSGA3618DGBA
Preliminary Datasheet
R10DS0238EJ0002 Rev.0.02
Page 9 of 29
Dec. 01, 2014
Power-up and Initialization Sequence
- VDD must be stable before K, /K clocks are applied.
- Recommended voltage application sequence : VSS → VDD → VDDQ & VREF → VIN. (0 V to VDD, VDDQ < 200 ms)
- Apply VREF after VDDQ or at the same time as VDDQ.
- Then execute either one of the following three sequences.
1. Single Clock Mode
- Drive /DOFF high (/DOFF can be tied high from the start).
- Then provide stable clocks (K, /K) for at least 20 us.
2. PLL Off Mode (/DOFF tied low)
- In the "NOP and setup stage", provide stable clocks (K, /K) for at least 20 us.
PLL Constraints
1.
These chips use the PLL. The clock input should have low phase jitter which is specified as tKC var.
2.
The lower end of the frequency at which the PLL can operate is 250 MHz.
(Please refer to AC Characteristics table for detail.)
3.
When the operating frequency is changed or /DOFF level is changed, setup cycles are required again.
Status
Power Up &
Unstable Stage
NOP &
Set-up Stage
Normal
Operation
V
DD
SET-UP Cycle
V
DDQ
V
REF
/DOFF
K, /K
Fix High (=Vddq)


Similar Part No. - RMQSGA3636DGBA_15

ManufacturerPart #DatasheetDescription
logo
Renesas Technology Corp
RMQSGA3636DGBA RENESAS-RMQSGA3636DGBA Datasheet
359Kb / 30P
   36-Mbit QDR™ II SRAM 4-word Burst Architecture (2.0 Cycle Read latency)
May 25, 2015
More results

Similar Description - RMQSGA3636DGBA_15

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1241V18 CYPRESS-CY7C1241V18 Datasheet
1Mb / 28P
   36-Mbit QDR??II SRAM 4-Word Burst Architecture (2.0 Cycle Read Latency)
logo
Renesas Technology Corp
RMQSGA3636DGBA RENESAS-RMQSGA3636DGBA Datasheet
359Kb / 30P
   36-Mbit QDR™ II SRAM 4-word Burst Architecture (2.0 Cycle Read latency)
May 25, 2015
RMQSAA3636DGBA RENESAS-RMQSAA3636DGBA_15 Datasheet
832Kb / 30P
   36-Mbit QDR??II SRAM 4-word Burst Architecture (2.5 Cycle Read latency)
logo
Cypress Semiconductor
CY7C1141V18 CYPRESS-CY7C1141V18 Datasheet
1Mb / 28P
   18-Mbit QDR??II SRAM 4-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1261V18 CYPRESS-CY7C1261V18 Datasheet
1Mb / 28P
   36-Mbit QDR??II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1541V18 CYPRESS-CY7C1541V18 Datasheet
1Mb / 28P
   72-Mbit QDR??II SRAM 4-Word Burst Architecture (2.0 Cycle Read Latency)
logo
Renesas Technology Corp
RMQSKA3636DGBA RENESAS-RMQSKA3636DGBA_15 Datasheet
896Kb / 31P
   36-Mbit QDR??II SRAM 4-word Burst Architecture (2.0 Cycle Read latency) with ODT
logo
Cypress Semiconductor
CY7C1541V18 CYPRESS-CY7C1541V18_08 Datasheet
665Kb / 28P
   72-Mbit QDR??II SRAM 4-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1261KV18 CYPRESS-CY7C1261KV18 Datasheet
943Kb / 28P
   36-Mbit QDR짰 II SRAM 4-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1241KV18 CYPRESS-CY7C1241KV18 Datasheet
913Kb / 28P
   36-Mbit QDR짰 II SRAM 4-Word Burst Architecture (2.0 Cycle Read Latency)
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com