Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

PLSI1032-80LJ Datasheet(PDF) 5 Page - Lattice Semiconductor

Part # PLSI1032-80LJ
Description  High-Density Programmable Logic
Download  19 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  LATTICE [Lattice Semiconductor]
Direct Link  http://www.latticesemi.com
Logo LATTICE - Lattice Semiconductor

PLSI1032-80LJ Datasheet(HTML) 5 Page - Lattice Semiconductor

  PLSI1032-80LJ Datasheet HTML 1Page - Lattice Semiconductor PLSI1032-80LJ Datasheet HTML 2Page - Lattice Semiconductor PLSI1032-80LJ Datasheet HTML 3Page - Lattice Semiconductor PLSI1032-80LJ Datasheet HTML 4Page - Lattice Semiconductor PLSI1032-80LJ Datasheet HTML 5Page - Lattice Semiconductor PLSI1032-80LJ Datasheet HTML 6Page - Lattice Semiconductor PLSI1032-80LJ Datasheet HTML 7Page - Lattice Semiconductor PLSI1032-80LJ Datasheet HTML 8Page - Lattice Semiconductor PLSI1032-80LJ Datasheet HTML 9Page - Lattice Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 5 / 19 page
background image
Specifications ispLSI and pLSI 1032
5
1996 ISP Encyclopedia
External Timing Parameters
Over Recommended Operating Conditions
1. Unless noted otherwise, all parameters use a GRP load of 4 GLBs, ORP and Y0 clock.
2. Refer to Timing Model in this data sheet for further details.
3. Standard 16-Bit counter using GRP feedback.
4. fmax (Toggle) may be less than 1/(twh + twl). This is to allow for a clock duty cycle of other than 50%.
5. Reference Switching Test Conditions section.
MIN. MAX.
Data Propagation Delay, 4PT bypass, ORP bypass
Data Propagation Delay, Worst Case Path
Clock Frequency with Internal Feedback3
Clock Frequency with External Feedback
Clock Frequency, Max Toggle4
GLB Reg. Setup Time before Clock, 4PT bypass
GLB Reg. Clock to Output Delay, ORP bypass
GLB Reg. Hold Time after Clock, 4 PT bypass
GLB Reg. Setup Time before Clock
GLB Reg. Clock to Output Delay
GLB Reg. Hold Time after Clock
Ext. Reset Pin to Output Delay
Ext. Reset Pulse Duration
Input to Output Enable
Input to Output Disable
Ext. Sync. Clock Pulse Duration, High
Ext. Sync. Clock Pulse Duration, Low
I/O Reg. Setup Time before Ext. Sync. Clock (Y2, Y3)
I/O Reg. Hold Time after Ext. Sync. Clock (Y2, Y3)
ns
ns
MHz
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
tpd1
tpd2
fmax (Int.)
fmax (Ext.)
fmax (Tog.)
tsu1
tco1
th1
tsu2
tco2
th2
tr1
trw1
ten
tdis
twh
twl
tsu5
th5
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
A
A
A
A
A
B
C
DESCRIPTION1
PARAMETER
#
2
UNITS
TEST 5
COND.
1
tsu2 + tco1
(
)
MIN. MAX.
80
50
100
7
0
10
0
10
5
5
2
6.5
15
20
10
12
17
18
18
60
38
83
9
0
13
0
13
6
6
2.5
8.5
20
25
13
16
22.5
24
24
-80
-60
MIN. MAX.
90.9
58.8
125
6
0
9
0
10
4
4
2
6.5
12
17
8
10
15
15
15
-90
Table 2-0030-32/90,80,60C


Similar Part No. - PLSI1032-80LJ

ManufacturerPart #DatasheetDescription
logo
Lattice Semiconductor
PLSI1032E-100LJ LATTICE-PLSI1032E-100LJ Datasheet
212Kb / 16P
   High-Density Programmable Logic
PLSI1032E-100LJ LATTICE-PLSI1032E-100LJ Datasheet
301Kb / 17P
   High-Density Programmable Logic
PLSI1032E-125LJ LATTICE-PLSI1032E-125LJ Datasheet
212Kb / 16P
   High-Density Programmable Logic
PLSI1032E-125LJ LATTICE-PLSI1032E-125LJ Datasheet
301Kb / 17P
   High-Density Programmable Logic
PLSI1032E-70LJ LATTICE-PLSI1032E-70LJ Datasheet
212Kb / 16P
   High-Density Programmable Logic
More results

Similar Description - PLSI1032-80LJ

ManufacturerPart #DatasheetDescription
logo
Lattice Semiconductor
ISP1016E LATTICE-ISP1016E Datasheet
198Kb / 15P
   High-Density Programmable Logic
3256 LATTICE-3256 Datasheet
1Mb / 18P
   High Density Programmable Logic
1032E1111 LATTICE-1032E1111 Datasheet
212Kb / 16P
   High-Density Programmable Logic
ISP1048E LATTICE-ISP1048E Datasheet
158Kb / 16P
   High-Density Programmable Logic
ISP1032E LATTICE-ISP1032E Datasheet
301Kb / 17P
   High-Density Programmable Logic
ISPLSI3192 LATTICE-ISPLSI3192 Datasheet
156Kb / 15P
   High Density Programmable Logic
ISPLSI2064V LATTICE-ISPLSI2064V Datasheet
179Kb / 14P
   3.3V High Density Programmable Logic
ISPLSI2128V LATTICE-ISPLSI2128V Datasheet
151Kb / 15P
   3.3V High Density Programmable Logic
logo
Advanced Micro Devices
MACH220-10 AMD-MACH220-10 Datasheet
213Kb / 33P
   High-Density EE CMOS Programmable Logic
MACH210A-7 AMD-MACH210A-7 Datasheet
301Kb / 51P
   High-Density EE CMOS Programmable Logic
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com