Electronic Components Datasheet Search |
|
MT48LC16M8A2FC-75L Datasheet(PDF) 11 Page - Micron Technology |
|
MT48LC16M8A2FC-75L Datasheet(HTML) 11 Page - Micron Technology |
11 / 59 page 11 128Mb: x4, x8, x16 SDRAM Micron Technology, Inc., reserves the right to change products or specifications without notice. 128MSDRAM_E.p65 – Rev. E; Pub. 1/02 ©2001, Micron Technology, Inc. 128Mb: x4, x8, x16 SDRAM Operating Mode The normal operating mode is selected by setting M7 and M8 to zero; the other combinations of values for M7 and M8 are reserved for future use and/or test modes. The programmed burst length applies to both READ and WRITE bursts. Test modes and reserved states should not be used because unknown operation or incompatibility with fu- ture versions may result. Write Burst Mode When M9 = 0, the burst length programmed via M0-M2 applies to both READ and WRITE bursts; when M9 = 1, the programmed burst length applies to READ bursts, but write accesses are single-location (nonburst) accesses. CAS Latency The CAS latency is the delay, in clock cycles, between the registration of a READ command and the availability of the first piece of output data. The latency can be set to two or three clocks. If a READ command is registered at clock edge n, and the latency is m clocks, the data will be available by clock edge n + m. The DQs will start driving as a result of the clock edge one cycle earlier (n + m - 1), and provided that the relevant access times are met, the data will be valid by clock edge n + m. For example, assuming that the clock cycle time is such that all relevant access times are met, if a READ command is registered at T0 and the latency is programmed to two clocks, the DQs will start driving after T1 and the data will be valid by T2, as shown in Figure 2. Table 2 below indicates the operating frequen- cies at which each CAS latency setting can be used. Reserved states should not be used as unknown op- eration or incompatibility with future versions may result. Figure 2 CAS Latency CLK DQ T2 T1 T3 T0 CAS Latency = 3 LZ DOUT tOH t COMMAND NOP READ tAC NOP T4 NOP DON’T CARE UNDEFINED CLK DQ T2 T1 T3 T0 CAS Latency = 2 LZ DOUT tOH t COMMAND NOP READ tAC NOP Table 2 CAS Latency ALLOWABLE OPERATING FREQUENCY (MHz) CAS CAS SPEED LATENCY = 2 LATENCY = 3 -7E ≤ 133 ≤ 143 -75 ≤ 100 ≤ 133 -8E ≤ 100 ≤ 125 |
Similar Part No. - MT48LC16M8A2FC-75L |
|
Similar Description - MT48LC16M8A2FC-75L |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |