Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

HYB25D128800CT-6 Datasheet(PDF) 8 Page - Infineon Technologies AG

Part # HYB25D128800CT-6
Description  128 Mbit Double Data Rate SDRAM
Download  85 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  INFINEON [Infineon Technologies AG]
Direct Link  http://www.infineon.com
Logo INFINEON - Infineon Technologies AG

HYB25D128800CT-6 Datasheet(HTML) 8 Page - Infineon Technologies AG

Back Button HYB25D128800CT-6 Datasheet HTML 4Page - Infineon Technologies AG HYB25D128800CT-6 Datasheet HTML 5Page - Infineon Technologies AG HYB25D128800CT-6 Datasheet HTML 6Page - Infineon Technologies AG HYB25D128800CT-6 Datasheet HTML 7Page - Infineon Technologies AG HYB25D128800CT-6 Datasheet HTML 8Page - Infineon Technologies AG HYB25D128800CT-6 Datasheet HTML 9Page - Infineon Technologies AG HYB25D128800CT-6 Datasheet HTML 10Page - Infineon Technologies AG HYB25D128800CT-6 Datasheet HTML 11Page - Infineon Technologies AG HYB25D128800CT-6 Datasheet HTML 12Page - Infineon Technologies AG Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 85 page
background image
Data Sheet
8
Rev. 1.0, 2004-04
128 Mbit Double Data Rate SDRAM
DDR SDRAM
HYB25D128[400/800/160]C[C/E/T](L)
1Overview
1.1
Features
Double data rate architecture: two data transfers per clock cycle
Bidirectional data strobe (DQS) is transmitted and received with data, to be used in capturing data at the
receiver
DQS is edge-aligned with data for reads and is center-aligned with data for writes
Differential clock inputs
Four internal banks for concurrent operation
Data mask (DM) for write data
DLL aligns DQ and DQS transitions with CK transitions
Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS
Burst Lengths: 2, 4, or 8
CAS Latency: 2, 2.5, 3
Auto Precharge option for each burst access
Auto Refresh and Self Refresh Modes
•7.8
µs Maximum Average Periodic Refresh Interval
2.5 V (SSTL_2 compatible) I/O
V
DDQ = 2.5 V ± 0.2 V (DDR266A, DDR333); VDDQ = 2.6 V ± 0.1 V (DDR400)
V
DD = 2.5 V ± 0.2 V (DDR266, DDR333); VDD = 2.6 V ± 0.1 V (DDR400)
P-TFBGA-60-2 package with 3 depopulated rows (12
× 8 mm2)
P-TSOPII-66-1 package
Lead- and halogene-free = green product
1.2
Description
The 128 Mbit Double Data Rate SDRAM is a high-speed CMOS, dynamic random-access memory containing
268,435,456 bits. It is internally configured as a quad-bank DRAM.
The 128 Mbit Double Data Rate SDRAM uses a double-data-rate architecture to achieve high-speed operation.
The double data rate architecture is essentially a 2n prefetch architecture with an interface designed to transfer
two data words per clock cycle at the I/O pins. A single read or write access for the 128 Mbit Double Data Rate
SDRAM effectively consists of a single 2n-bit wide, one clock cycle data transfer at the internal DRAM core and
two corresponding n-bit wide, one-half-clock-cycle data transfers at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally, along with data, for use in data capture at the receiver.
DQS is a strobe transmitted by the DDR SDRAM during Reads and by the memory controller during Writes. DQS
is edge-aligned with data for Reads and center-aligned with data for Writes.
The 128 Mbit Double Data Rate SDRAM operates from a differential clock (CK and CK; the crossing of CK going
HIGH and CK going LOW is referred to as the positive edge of CK). Commands (address and control signals) are
registered at every positive edge of CK. Input data is registered on both edges of DQS, and output data is
referenced to both edges of DQS, as well as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst oriented; accesses start at a selected location and
continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration
of an Active command, which is then followed by a Read or Write command. The address bits registered
coincident with the Active command are used to select the bank and row to be accessed. The address bits
registered coincident with the Read or Write command are used to select the bank and the starting column location
for the burst access.


Similar Part No. - HYB25D128800CT-6

ManufacturerPart #DatasheetDescription
logo
Qimonda AG
HYB25D128800CT-6 QIMONDA-HYB25D128800CT-6 Datasheet
1Mb / 35P
   128-Mbit Double-Data-Rate SDRAM
More results

Similar Description - HYB25D128800CT-6

ManufacturerPart #DatasheetDescription
logo
Qimonda AG
HYB25D128160C QIMONDA-HYB25D128160C Datasheet
1Mb / 35P
   128-Mbit Double-Data-Rate SDRAM
logo
Infineon Technologies A...
HYB25D128400AT INFINEON-HYB25D128400AT Datasheet
2Mb / 79P
   128 Mbit Double Data Rate SDRAM
Rev. 1.06, Jan. 2003
logo
Qimonda AG
HYB25DC128800C QIMONDA-HYB25DC128800C Datasheet
1Mb / 32P
   128-Mbit Double-Data-Rate SDRAM
logo
Infineon Technologies A...
HYB25D256400B INFINEON-HYB25D256400B Datasheet
2Mb / 83P
   256 Mbit Double Data Rate SDRAM
Rev. 1.2, Feb. 2004
HYB25D256800CT INFINEON-HYB25D256800CT Datasheet
3Mb / 94P
   256 Mbit Double Data Rate SDRAM
Rev. 1.6, Dec. 2004
logo
Qimonda AG
HYB25D512800BT QIMONDA-HYB25D512800BT Datasheet
2Mb / 38P
   512-Mbit Double-Data-Rate SDRAM
HYB25DC512800C QIMONDA-HYB25DC512800C Datasheet
1Mb / 35P
   512-Mbit Double-Data-Rate SDRAM
HYB25D256800CE QIMONDA-HYB25D256800CE Datasheet
2Mb / 39P
   256-Mbit Double-Data-Rate SDRAM
HYB25DC512800B QIMONDA-HYB25DC512800B Datasheet
1Mb / 35P
   512-Mbit Double-Data-Rate SDRAM
HYI25DC512160CE QIMONDA-HYI25DC512160CE Datasheet
1Mb / 30P
   512-Mbit Double-Data-Rate SDRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com