Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

IS61QDP2B41M18A1 Datasheet(PDF) 8 Page - Integrated Silicon Solution, Inc

Part # IS61QDP2B41M18A1
Description  512Kx36 and 1Mx18 configuration available
Download  33 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ISSI [Integrated Silicon Solution, Inc]
Direct Link  http://www.issi.com
Logo ISSI - Integrated Silicon Solution, Inc

IS61QDP2B41M18A1 Datasheet(HTML) 8 Page - Integrated Silicon Solution, Inc

Back Button IS61QDP2B41M18A1 Datasheet HTML 4Page - Integrated Silicon Solution, Inc IS61QDP2B41M18A1 Datasheet HTML 5Page - Integrated Silicon Solution, Inc IS61QDP2B41M18A1 Datasheet HTML 6Page - Integrated Silicon Solution, Inc IS61QDP2B41M18A1 Datasheet HTML 7Page - Integrated Silicon Solution, Inc IS61QDP2B41M18A1 Datasheet HTML 8Page - Integrated Silicon Solution, Inc IS61QDP2B41M18A1 Datasheet HTML 9Page - Integrated Silicon Solution, Inc IS61QDP2B41M18A1 Datasheet HTML 10Page - Integrated Silicon Solution, Inc IS61QDP2B41M18A1 Datasheet HTML 11Page - Integrated Silicon Solution, Inc IS61QDP2B41M18A1 Datasheet HTML 12Page - Integrated Silicon Solution, Inc Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 33 page
background image
IS61QDP2B41M18A/A1/A2
IS61QDP2B451236A/A1/A2
Integrated Silicon Solution, Inc.- www.issi.com
Rev. B
10/02/2014
8
Sequence3. /Doff is controlled but goes high before clock being stable.
Because DLL has a risk to be locked with the unstable clock, DLL needs to be reset and locked with the stable input.
a) K-stop to reset. If K or K# stays at VIH or VIL for more than 30nS, DLL will be reset and ready to re-lock. In tKC-
Lock period, DLL will be locked with a new stable value. Device can be ready for normal operation after that.
Power On stage
Unstable Clock Period
K-Stop
Stable Clock period
Read to use
K
K#
Doff#
VDD
VDDQ
VREF
VIN
Note) All inputs including clocks must be either logically High or Low during Power On stage. Timing above shows only one of cases.
a) /Doff Low to reset. If /Doff toggled low to high, DLL will be reset and ready to re-lock. In tKC-Lock period, DLL will
be locked with a new stable value. Device can be ready for normal operation after that.
Power On stage
Unstable Clock Period
Doff reset DLL
Stable Clock period
Read to use
K
K#
Doff#
VDD
VDDQ
VREF
VIN
Note) Applying DLL reset sequences (sequence 3a, 3b) are also required when operating frequency is changed without power off.
Note) All inputs including clocks must be either logically High or Low during Power On stage. Timing above shows only one of cases.
>30nS
>tKC-lock for device initialization
>tDoffLowToReset
>tKC-lock for device
initialization


Similar Part No. - IS61QDP2B41M18A1

ManufacturerPart #DatasheetDescription
logo
Integrated Silicon Solu...
IS61QDP2B41M36A ISSI-IS61QDP2B41M36A Datasheet
865Kb / 33P
   1Mx36 and 2Mx18 configuration available
IS61QDP2B41M36A1 ISSI-IS61QDP2B41M36A1 Datasheet
865Kb / 33P
   1Mx36 and 2Mx18 configuration available
IS61QDP2B41M36A2 ISSI-IS61QDP2B41M36A2 Datasheet
865Kb / 33P
   1Mx36 and 2Mx18 configuration available
More results

Similar Description - IS61QDP2B41M18A1

ManufacturerPart #DatasheetDescription
logo
Integrated Silicon Solu...
IS61QDB21M18A ISSI-IS61QDB21M18A Datasheet
772Kb / 30P
   512Kx36 and 1Mx18 configuration available
IS61QDPB21M18A ISSI-IS61QDPB21M18A Datasheet
789Kb / 31P
   512Kx36 and 1Mx18 configuration available
IS61QDP2B21M18A ISSI-IS61QDP2B21M18A Datasheet
801Kb / 33P
   512Kx36 and 1Mx18 configuration available
IS61QDPB41M18A ISSI-IS61QDPB41M18A Datasheet
865Kb / 33P
   512Kx36 and 1Mx18 configuration available
IS61QDB41M18A ISSI-IS61QDB41M18A Datasheet
797Kb / 30P
   512Kx36 and 1Mx18 configuration available
logo
Samsung semiconductor
K7D163674B SAMSUNG-K7D163674B Datasheet
445Kb / 16P
   512Kx36 & 1Mx18 SRAM
K7P163666A SAMSUNG-K7P163666A Datasheet
321Kb / 14P
   512Kx36 AND 1Mx18 Synchronous Pipelined SRAM
K7B163625A SAMSUNG-K7B163625A Datasheet
263Kb / 19P
   512Kx36 & 1Mx18 Synchronous SRAM
K7N163631B SAMSUNG-K7N163631B_06 Datasheet
565Kb / 25P
   512Kx36 & 1Mx18 Pipelined NtRAM
KM736V989 SAMSUNG-KM736V989 Datasheet
536Kb / 20P
   512Kx36 & 1Mx18 Synchronous SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com