Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

SN65LVDS311YFFR Datasheet(PDF) 9 Page - Texas Instruments

Click here to check the latest version.
Part # SN65LVDS311YFFR
Description  PROGRAMMABLE 27-BIT DISPLAY SERIAL INTERFACE TRANSMITTER
Download  32 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  TI1 [Texas Instruments]
Direct Link  http://www.ti.com
Logo TI1 - Texas Instruments

SN65LVDS311YFFR Datasheet(HTML) 9 Page - Texas Instruments

Back Button SN65LVDS311YFFR Datasheet HTML 5Page - Texas Instruments SN65LVDS311YFFR Datasheet HTML 6Page - Texas Instruments SN65LVDS311YFFR Datasheet HTML 7Page - Texas Instruments SN65LVDS311YFFR Datasheet HTML 8Page - Texas Instruments SN65LVDS311YFFR Datasheet HTML 9Page - Texas Instruments SN65LVDS311YFFR Datasheet HTML 10Page - Texas Instruments SN65LVDS311YFFR Datasheet HTML 11Page - Texas Instruments SN65LVDS311YFFR Datasheet HTML 12Page - Texas Instruments SN65LVDS311YFFR Datasheet HTML 13Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 32 page
background image
SN65LVDS311
www.ti.com
SLLSE31B – MAY 2010 – REVISED MARCH 2013
RECOMMENDED OPERATING CONDITIONS
(1)
MIN
NOM
MAX
UNIT
VDD
Supply voltages
1.65
1.8
1.95
V
VDDPLLA
VDDPLLD
VDDLVDS
VDDn(PP)
Test set-up see Figure 10
f(PCLK)
≤ 50MHz; f(noise) = 1 Hz to 2 GHz
100
Supply voltage noise
mV
magnitude (all supplies)
f(PCLK) > 50MHz; f(noise) = 1 Hz to 1MHz
100
f(PCLK) > 50MHz; f(noise) > 1MHz
40
1-Channel transmit mode, see Figure 1
4
15
2-Channel transmit mode, see Figure 2
8
30
fPCLK
Pixel clock frequency
MHz
3-Channel transmit mode, see Figure 3
20
65
Frequency threshold Standby mode to active
0.5
3
mode(2), see Figure 14
tH x fPCLK
PCLK input duty cycle
0.33
0.67
TA
Operating free-air
–40
85
°C
temperature
tjit(per)PCLK
PCLK RMS period jitter(3)
5
ps-rms
tjit(TJ)PCLK
PCLK total jitter
0.05/fPCLK
s
Measured on PCLK input
tjit(CC)PCLK
PCLK peak
0.02/fPCLK
s
cycle-to-cycle jitter(4)
PCLK, R[0:7], G[0:7], B[0:7], VS, HS, DE, PCLK, LS[1:0], TXEN, SWAP
VIH
High-level input voltage
0.7×VDD
VDD
V
VIL
Low-level input voltage
0.3×VDD
V
tDS
Data set up time prior to
2.0
ns
PCLK transition
f (PCLK) = 65MHz; see Figure 6
tDH
Data hold time after PCLK
2.0
ns
transition
(1)
Unused single-ended inputs must be held high or low to prevent them from floating.
(2)
PCLK input frequencies lower than 500kHz force the SN65LVDS311into standby mode. Input frequencies between 500kHz and 3MHz
may or may not activate the SN65LVDS311. Input frequencies beyond 3MHz activate the SN65LVDS311.
(3)
Period jitter is the deviation in cycle time of a signal with respect to the ideal period over a random sample of 100,000 cycles.
(4)
Cycle-to-cycle jitter is the variation in cycle time of a signal between adjacent cycles; over a random sample of 1,000 adjacent cycle
pairs.
Copyright © 2010–2013, Texas Instruments Incorporated
Submit Documentation Feedback
9
Product Folder Links: SN65LVDS311


Similar Part No. - SN65LVDS311YFFR

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
SN65LVDS31 TI-SN65LVDS31 Datasheet
277Kb / 19P
[Old version datasheet]   HIGH-SPEED DIFFERENTIAL LINE DRIVERS
SN65LVDS31 TI-SN65LVDS31 Datasheet
853Kb / 33P
[Old version datasheet]   HIGH SPEED DIFFERENTIAL LINE DRIVERS
SN65LVDS31 TI-SN65LVDS31 Datasheet
1Mb / 29P
[Old version datasheet]   HIGH-SPEED DIFFERENTIAL LINE DRIVERS
SN65LVDS31 TI-SN65LVDS31 Datasheet
1Mb / 29P
[Old version datasheet]   HIGH-SPEED DIFFERENTIAL LINE DRIVERS
SN65LVDS31 TI-SN65LVDS31 Datasheet
1Mb / 30P
[Old version datasheet]   HIGH-SPEED DIFFERENTIAL LINE DRIVERS
More results

Similar Description - SN65LVDS311YFFR

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
SN65LVDS305 TI-SN65LVDS305 Datasheet
712Kb / 25P
[Old version datasheet]   PROGRAMMABLE 27-BIT DISPLAY SERIAL INTERFACE TRANSMITTER
SN65LVDS303 TI-SN65LVDS303 Datasheet
883Kb / 30P
[Old version datasheet]   PROGRAMMABLE 27-BIT DISPLAY SERIAL-INTERFACE TRANSMITTER
SN65LVDS301 TI-SN65LVDS301 Datasheet
2Mb / 31P
[Old version datasheet]   PROGRAMMABLE 27-BIT DISPLAY SERIAL INTERFACE TRANSMITTER
SN65LVDS301 TI-SN65LVDS301_08 Datasheet
1Mb / 34P
[Old version datasheet]   PROGRAMMABLE 27-BIT DISPLAY SERIAL INTERFACE TRANSMITTER
SN65LVDS307 TI-SN65LVDS307 Datasheet
663Kb / 29P
[Old version datasheet]   PROGRAMMABLE 27-BIT PARALLEL-TO-SERIAL TRANSMITTER
SN65LVDS301 TI-SN65LVDS301_V01 Datasheet
2Mb / 43P
[Old version datasheet]   SN65LVDS301 Programmable 27-Bit Parallel-to-Serial Transmitter
SN65LVDS304 TI-SN65LVDS304 Datasheet
1Mb / 38P
[Old version datasheet]   PROGRAMMABLE 27-BIT PARALLEL-TO-SERIAL RECEIVER
SN65LVDS308 TI-SN65LVDS308 Datasheet
1Mb / 37P
[Old version datasheet]   PROGRAMMABLE 27-BIT PARALLEL-TO-SERIAL RECEIVER
SN65LVDS306 TI-SN65LVDS306 Datasheet
1Mb / 31P
[Old version datasheet]   PROGRAMMABLE 27-BIT SERIAL-TO-PARALLEL RECEIVER
SN65LVDS302 TI-SN65LVDS302_07 Datasheet
1Mb / 41P
[Old version datasheet]   PROGRAMMABLE 27-BIT SERIAL-TO-PARALLEL RECEIVER
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com