Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

K7A401809B-QC Datasheet(PDF) 6 Page - Samsung semiconductor

Part # K7A401809B-QC
Description  128Kx36/x32 & 256Kx18 Synchronous SRAM
Download  18 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  SAMSUNG [Samsung semiconductor]
Direct Link  http://www.samsung.com/Products/Semiconductor
Logo SAMSUNG - Samsung semiconductor

K7A401809B-QC Datasheet(HTML) 6 Page - Samsung semiconductor

Back Button K7A401809B-QC Datasheet HTML 2Page - Samsung semiconductor K7A401809B-QC Datasheet HTML 3Page - Samsung semiconductor K7A401809B-QC Datasheet HTML 4Page - Samsung semiconductor K7A401809B-QC Datasheet HTML 5Page - Samsung semiconductor K7A401809B-QC Datasheet HTML 6Page - Samsung semiconductor K7A401809B-QC Datasheet HTML 7Page - Samsung semiconductor K7A401809B-QC Datasheet HTML 8Page - Samsung semiconductor K7A401809B-QC Datasheet HTML 9Page - Samsung semiconductor K7A401809B-QC Datasheet HTML 10Page - Samsung semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 18 page
background image
K7A401800B
128Kx36/x32 & 256Kx18 Synchronous SRAM
- 6 -
Rev 1.0
Nov 2001
K7A403200B
K7A403600B
FUNCTION DESCRIPTION
The K7A4036/3200B and K7A401800B are synchronous SRAM designed to support the burst address accessing sequence of the
P6 and Power PC based microprocessor. All inputs (with the exception of OE, LBO and ZZ) are sampled on rising clock edges. The
start and duration of the burst access is controlled by ADSC, ADSP and ADV and chip select pins.
The accesses are enabled with the chip select signals and output enabled signals. Wait states are inserted into the access with
ADV.
When ZZ is pulled high, the SRAM will enter a Power Down State. At this time, internal state of the SRAM is preserved. When ZZ
returns to low, the SRAM normally operates after 2cycles of wake up time. ZZ pin is pulled down internally.
Read cycles are initiated with ADSP(regardless of WEx and ADSC)using the new external address clocked into the on-chip address
register whenever ADSP is sampled low, the chip selects are sampled active, and the output buffer is enabled with OE. In read oper-
ation the data of cell array accessed by the current address, registered in the Data-out registers by the positive edge of CLK, are car-
ried to the Data-out buffer by the next positive edge of CLK. The data, registered in the Data-out buffer, are projected to the output
pins. ADV is ignored on the clock edge that samples ADSP asserted, but is sampled on the subsequent clock edges. The address
increases internally for the next access of the burst when WEx are sampled High and ADV is sampled low. And ADSP is blocked to
control signals by disabling CS1.
All byte write is done by GW(regaedless of BW and WEx.), and each byte write is performed by the combination of BW and WEx
when GW is high.
Write cycles are performed by disabling the output buffers with OE and asserting WEx. WEx are ignored on the clock edge that sam-
ples ADSP low, but are sampled on the subsequent clock edges. The output buffers are disabled when WEx are sampled
Low(regardless of OE). Data is clocked into the data input register when WEx sampled Low. The address increases internally to the
next address of burst, if both WEx and ADV are sampled Low. Individual byte write cycles are performed by any one or more byte
write enable signals(WEa, WEb, WEc or WEd) sampled low. The WEa control DQa0 ~ DQa7 and DQPa, WEb controls DQb0 ~ DQb7
and DQPb, WEc controls DQc0 ~ DQc7 and DQPc, and WEd control DQd0 ~ DQd7 and DQPd. Read or write cycle may also be initi-
ated with ADSC, instead of ADSP. The differences between cycles initiated with ADSC and ADSP as are follows;
ADSP must be sampled high when ADSC is sampled low to initiate a cycle with ADSC.
WEx are sampled on the same clock edge that sampled ADSC low(and ADSP high).
Addresses are generated for the burst access as shown below, The starting point of the burst sequence is provided by the external
address. The burst address counter wraps around to its initial state upon completion. The burst sequence is determined by the state
of the LBO pin. When this pin is Low, linear burst sequence is selected. When this pin is High, Interleaved burst sequence is
selected.
BURST SEQUENCE TABLE
(Interleaved Burst)
Note : 1. LBO pin must be tied to High or Low, and Floating State must not be allowed
.
LBO PIN
HIGH
Case 1
Case 2
Case 3
Case 4
A1
A0
A1
A0
A1
A0
A1
A0
First Address
Fourth Address
0
0
1
1
0
1
0
1
0
0
1
1
1
0
1
0
1
1
0
0
0
1
0
1
1
1
0
0
1
0
1
0
BQ TABLE
(Linear Burst)
Note : 1. LBO pin must be tied to High or Low, and Floating State must not be allowed
.
LBO PIN
LOW
Case 1
Case 2
Case 3
Case 4
A1
A0
A1
A0
A1
A0
A1
A0
First Address
Fourth Address
0
0
1
1
0
1
0
1
0
1
1
0
1
0
1
0
1
1
0
0
0
1
0
1
1
0
0
1
1
0
1
0
ASYNCHRONOUS TRUTH TABLE
(See Notes 1 and 2):
OPERATION
ZZ
OE
I/O STATUS
Sleep Mode
H
X
High-Z
Read
L
L
DQ
L
H
High-Z
Write
L
X
Din, High-Z
Deselected
L
X
High-Z
Notes
1. X means "Don
t Care".
2. ZZ pin is pulled down internally
3. For write cycles that following read cycles, the output buffers must be
disabled with OE, otherwise data bus contention will occur.
4. Sleep Mode means power down state of which stand-by current does
not depend on cycle time.
5. Deselected means power down state of which stand-by current
depends on cycle time.


Similar Part No. - K7A401809B-QC

ManufacturerPart #DatasheetDescription
logo
Samsung semiconductor
K7A401809B SAMSUNG-K7A401809B Datasheet
419Kb / 19P
   128Kx36/x32 & 256Kx18 Synchronous SRAM
More results

Similar Description - K7A401809B-QC

ManufacturerPart #DatasheetDescription
logo
Samsung semiconductor
K7A403609B SAMSUNG-K7A403609B_06 Datasheet
419Kb / 19P
   128Kx36/x32 & 256Kx18 Synchronous SRAM
K7A403600B SAMSUNG-K7A403600B_06 Datasheet
418Kb / 19P
   128Kx36/x32 & 256Kx18 Synchronous SRAM
K7P403622M SAMSUNG-K7P403622M Datasheet
240Kb / 12P
   128Kx36 & 256Kx18 Synchronous Pipelined SRAM
K7B403625B SAMSUNG-K7B403625B Datasheet
442Kb / 20P
   128Kx36 & 256Kx18 Synchronous SRAM
KM736FV4021 SAMSUNG-KM736FV4021 Datasheet
350Kb / 12P
   128Kx36 & 256Kx18 Synchronous Pipelined SRAM
K7P403622B SAMSUNG-K7P403622B Datasheet
280Kb / 13P
   128Kx36 & 256Kx18 Synchronous Pipelined SRAM
K7P403623B SAMSUNG-K7P403623B Datasheet
315Kb / 13P
   128Kx36 & 256Kx18 SRAM
K7A403609A SAMSUNG-K7A403609A Datasheet
466Kb / 17P
   128Kx36 & 256Kx18-Bit Synchronous Pipelined Burst SRAM
K7N403609B SAMSUNG-K7N403609B_06 Datasheet
404Kb / 19P
   128Kx36 & 256Kx18 Pipelined NtRAM
K7A401800M SAMSUNG-K7A401800M Datasheet
408Kb / 15P
   256Kx18 Synchronous SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com