Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

AS4C1M16S-6TIN Datasheet(PDF) 5 Page - Alliance Semiconductor Corporation

Part # AS4C1M16S-6TIN
Description  1M x 16 bit Synchronous DRAM (SDRAM)
Download  54 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ALSC [Alliance Semiconductor Corporation]
Direct Link  https://www.alliancememory.com
Logo ALSC - Alliance Semiconductor Corporation

AS4C1M16S-6TIN Datasheet(HTML) 5 Page - Alliance Semiconductor Corporation

  AS4C1M16S-6TIN Datasheet HTML 1Page - Alliance Semiconductor Corporation AS4C1M16S-6TIN Datasheet HTML 2Page - Alliance Semiconductor Corporation AS4C1M16S-6TIN Datasheet HTML 3Page - Alliance Semiconductor Corporation AS4C1M16S-6TIN Datasheet HTML 4Page - Alliance Semiconductor Corporation AS4C1M16S-6TIN Datasheet HTML 5Page - Alliance Semiconductor Corporation AS4C1M16S-6TIN Datasheet HTML 6Page - Alliance Semiconductor Corporation AS4C1M16S-6TIN Datasheet HTML 7Page - Alliance Semiconductor Corporation AS4C1M16S-6TIN Datasheet HTML 8Page - Alliance Semiconductor Corporation AS4C1M16S-6TIN Datasheet HTML 9Page - Alliance Semiconductor Corporation Next Button
Zoom Inzoom in Zoom Outzoom out
 5 / 54 page
background image
AS4C1M16S-C&I
Confidential
4
Rev. 2.0
March /2015
Pin Descriptions
Table 3. Pin Details
Symbol
Type
Description
CLK
Input
Clock: CLK is driven by the system clock. All SDRAM input signals are sampled on
the positive edge of CLK. CLK also increments the internal burst counter and
controls the output registers.
CKE
Input
Clock Enable: CKE activates (HIGH) and deactivates (LOW) the CLK signal. If
CKE goes low synchronously with clock (set-up and hold time same as other
inputs), the internal clock is suspended from the next clock cycle and the state of
output and burst address is frozen as long as the CKE remains low. When both
banks are in the idle state, deactivating the clock controls the entry to the Power
Down and Self Refresh modes. CKE is synchronous except after the device enters
Power Down and Self Refresh modes, where CKE becomes asynchronous until
exiting the same mode. The input buffers, including CLK, are disabled during
Power Down and Self Refresh modes, providing low standby power.
A11
Input
Bank Activate: A11 (BA) defines to which bank the BankActivate, Read, Write, or
BankPrecharge command is being applied.
A0-A10
Input
Address Inputs: A0-A10 are sampled during the BankActivate command (row
address A0-A10) and Read/Write command (column address A0-A7 with A10
defining Auto Precharge) to select one location out of the 512K available in the
respective bank. During a Precharge command, A10 is sampled to determine if
both banks are to be precharged (A10 = HIGH). The address inputs also provide
the op-code during a Mode Register Set command.
CS#
Input
Chip Select: CS# enables (sampled LOW) and disables (sampled HIGH) the
command decoder. All commands are masked when CS# is sampled HIGH. CS#
provides for external bank selection on systems with multiple banks. It is
considered part of the command code.
RAS#
Input
Row Address Strobe: The RAS# signal defines the operation commands in
conjunction with the CAS# and WE# signals and is latched at the positive edges of
CLK. When RAS# and CS# are asserted "LOW" and CAS# is asserted "HIGH,"
either the BankActivate command or the Precharge command is selected by the
WE# signal. When the WE# is asserted "HIGH," the BankActivate command is
selected and the bank designated by BA is turned on to the active state. When the
WE# is asserted "LOW," the Precharge command is selected and the bank
designated by BA is switched to the idle state after the precharge operation.
CAS#
Input
Column Address Strobe: The CAS# signal defines the operation commands in
conjunction with the RAS# and WE# signals and is latched at the positive edges of
CLK. When RAS# is held "HIGH" and CS# is asserted "LOW," the column access
is started by asserting CAS# "LOW." Then, the Read or Write command is
selected by asserting WE# "LOW" or "HIGH."
WE#
Input
Write Enable: The WE# signal defines the operation commands in conjunction
with the RAS# and CAS# signals and is latched at the positive edges of CLK. The
WE# input is used to select the BankActivate or Precharge command and Read or
Write command.
LDQM,
UDQM
Input
Data Input/Output Mask: LDQM and UDQM are byte specific, nonpersistent I/O
buffer controls. The I/O buffers are placed in a high-z state when LDQM/UDQM is
sampled HIGH. Input data is masked when LDQM/UDQM is sampled HIGH during
a write cycle. Output data is masked (two-clock latency) when LDQM/UDQM is
sampled HIGH during a read cycle. UDQM masks DQ15-DQ8, and LDQM masks
DQ7-DQ0.


Similar Part No. - AS4C1M16S-6TIN

ManufacturerPart #DatasheetDescription
logo
Alliance Semiconductor ...
AS4C1M16S-6TIN ALSC-AS4C1M16S-6TIN Datasheet
1Mb / 54P
   Programmable Mode registers
More results

Similar Description - AS4C1M16S-6TIN

ManufacturerPart #DatasheetDescription
logo
Etron Technology, Inc.
EM636165TS ETRON-EM636165TS Datasheet
489Kb / 52P
   1M x 16 bit Synchronous DRAM (SDRAM)
logo
Generalplus Technology ...
GPR323616A GENERALPLUS-GPR323616A Datasheet
1Mb / 56P
   1M x 16 bit Synchronous DRAM (SDRAM)
logo
Alliance Semiconductor ...
AS4C1M16S ALSC-AS4C1M16S Datasheet
2Mb / 53P
   1M x 16 bit Synchronous DRAM
logo
Etron Technology, Inc.
EM63B165TS-5SG ETRON-EM63B165TS-5SG Datasheet
1Mb / 53P
   32M x 16 bit Synchronous DRAM (SDRAM)
EM638165TS-5G ETRON-EM638165TS-5G Datasheet
519Kb / 53P
   4M x 16 bit Synchronous DRAM (SDRAM)
EM63A165TS-5IG ETRON-EM63A165TS-5IG Datasheet
565Kb / 53P
   16M x 16 bit Synchronous DRAM (SDRAM)
EM639165TS-5IG ETRON-EM639165TS-5IG Datasheet
460Kb / 53P
   8M x 16 bit Synchronous DRAM (SDRAM)
EM63B165TS-5ISG ETRON-EM63B165TS-5ISG Datasheet
1Mb / 53P
   32M x 16 bit Synchronous DRAM (SDRAM)
EM638165TS-5IG ETRON-EM638165TS-5IG Datasheet
517Kb / 53P
   4M x 16 bit Synchronous DRAM (SDRAM)
logo
Generalplus Technology ...
GPR323A16A GENERALPLUS-GPR323A16A Datasheet
2Mb / 46P
   16M x 16 bit Synchronous DRAM (SDRAM)
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com