Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

72T36115L4-4BBG Datasheet(PDF) 3 Page - Integrated Device Technology

Part # 72T36115L4-4BBG
Description  2.5 VOLT HIGH-SPEED TeraSyncTM FIFO 36-BIT CONFIGURATIONS
Download  56 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  IDT [Integrated Device Technology]
Direct Link  http://www.idt.com
Logo IDT - Integrated Device Technology

72T36115L4-4BBG Datasheet(HTML) 3 Page - Integrated Device Technology

  72T36115L4-4BBG Datasheet HTML 1Page - Integrated Device Technology 72T36115L4-4BBG Datasheet HTML 2Page - Integrated Device Technology 72T36115L4-4BBG Datasheet HTML 3Page - Integrated Device Technology 72T36115L4-4BBG Datasheet HTML 4Page - Integrated Device Technology 72T36115L4-4BBG Datasheet HTML 5Page - Integrated Device Technology 72T36115L4-4BBG Datasheet HTML 6Page - Integrated Device Technology 72T36115L4-4BBG Datasheet HTML 7Page - Integrated Device Technology 72T36115L4-4BBG Datasheet HTML 8Page - Integrated Device Technology 72T36115L4-4BBG Datasheet HTML 9Page - Integrated Device Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 3 / 56 page
background image
3
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
IDT72T36105/115/125 2.5V TeraSync
™ 36-BIT FIFO
64K x 36, 128K x 36 and 256K x 36
DESCRIPTION:
The IDT72T36105/72T36115/72T36125 are exceptionally deep,
extrememly high speed, CMOS First-In-First-Out (FIFO) memories with
clockedreadandwritecontrolsandaflexibleBus-Matchingx36/x18/x9data
flow. These FIFOs offer several key user benefits:
• Flexible x36/x18/x9 Bus-Matching on both read and write ports
• AuserselectableMARKlocationforretransmit
• User selectable I/O structure for HSTL or LVTTL
• Asynchronous/Synchronous translation on the read or write ports
• Thefirstworddatalatencyperiod,fromthetimethefirstwordiswrittentoan
empty FIFO to the time it can be read, is fixed and short.
• High density offerings up to 9 Mbit
Bus-Matching TeraSync FIFOs are particularly appropriate for network,
video,telecommunications,datacommunicationsandotherapplicationsthat
needtobufferlargeamountsofdataandmatchbussesofunequalsizes.
Each FIFO has a data input port (Dn) and a data output port (Qn), both of
whichcanassumeeithera36-bit, 18-bitora9-bitwidthasdeterminedbythe
state of external control pins Input Width (IW), Output Width (OW), and Bus-
Matching (BM) pin during the Master Reset cycle.
TheinputportcanbeselectedaseitheraSynchronous(clocked)interface,
or Asynchronous interface. During Synchronous operation the input port is
controlledbyaWriteClock(WCLK)inputandaWriteEnable(WEN)input. Data
present on the Dn data inputs is written into the FIFO on every rising edge of
WCLK when WEN is asserted. During Asynchronous operation only the WR
inputisusedtowritedataintotheFIFO.DataiswrittenonarisingedgeofWR,
theWENinputshouldbetiedtoitsactivestate,(LOW).
TheoutputportcanbeselectedaseitheraSynchronous(clocked)interface,
or Asynchronous interface. During Synchronous operation the output port is
controlledbyaReadClock(RCLK)inputandReadEnable(REN)input. Data
is read from the FIFO on every rising edge of RCLK when REN is asserted.
DuringAsynchronousoperationonlytheRDinputisusedtoreaddatafromthe
FIFO. Data is read on a rising edge of RD, the REN input should be tied to its
activestate,LOW.WhenAsynchronousoperationisselectedontheoutputport
theFIFOmustbeconfiguredforStandardIDTmode,alsotheRCSshouldbe
tiedLOWandtheOEinputusedtoprovidethree-statecontroloftheoutputs,Qn.
Theoutputportcanbeselectedforeither2.5VLVTTLorHSTLoperation,
thisoperationisselectedbythestateoftheRHSTLinputduringamasterreset.
AnOutputEnable(OE)inputisprovidedforthree-statecontroloftheoutputs.
AReadChipSelect(RCS)inputisalsoprovided,theRCSinputissynchronized
tothereadclock,andalsoprovidesthree-statecontroloftheQndataoutputs.
When RCS is disabled, the data outputs will be high impedance. During
Asynchronousoperationoftheoutputport,RCSshouldbeenabled,heldLOW.
Echo Read Enable, EREN and Echo Read Clock, ERCLK outputs are
provided. These are outputs from the read port of the FIFO that are required
forhighspeeddatacommunication,toprovidetightersynchronizationbetween
thedatabeingtransmittedfromtheQnoutputsandthedatabeingreceivedby
theinputdevice.Datareadfromthereadportisavailableontheoutputbuswith
respect to EREN and ERCLK, this is very useful when data is being read at
highspeed.TheERCLKandERENoutputsarenon-functionalwhentheRead
port is setup for Asynchronous mode.
ThefrequenciesofboththeRCLKandtheWCLKsignalsmayvaryfrom0
tofMAXwithcompleteindependence. Therearenorestrictionsonthefrequency
of the one clock input with respect to the other.
Therearetwopossibletimingmodesofoperationwiththesedevices:IDT
Standard mode and First Word Fall Through (FWFT) mode.
InIDTStandardmode,thefirstwordwrittentoanemptyFIFOwillnotappear
onthedataoutputlinesunlessaspecificreadoperationisperformed.Aread
operation,whichconsistsofactivatingRENandenablingarisingRCLKedge,
willshiftthewordfrominternalmemorytothedataoutputlines.
In FWFT mode, the first word written to an empty FIFO is clocked directly
tothedataoutputlinesafterthreetransitionsoftheRCLKsignal.ARENdoes
not have to be asserted for accessing the first word. However, subsequent
words written to the FIFO do require a LOW on REN for access. The state of
theFWFT/SIinputduringMasterResetdeterminesthetimingmodeinuse.
For applications requiring more data storage capacity than a single FIFO
canprovide,theFWFTtimingmodepermitsdepthexpansionbychainingFIFOs
inseries(i.e.thedataoutputsofoneFIFOareconnectedtothecorresponding
data inputs of the next). No external logic is required.
These FIFOs have five flag pins, EF/OR (Empty Flag or Output Ready),
FF/IR (Full Flag or Input Ready), HF (Half-full Flag), PAE (Programmable
Almost-Emptyflag)andPAF(ProgrammableAlmost-Fullflag). TheEFandFF
functions are selected in IDT Standard mode. The IR and OR functions are
selected in FWFT mode. HF, PAE and PAF are always available for use,
irrespectiveoftimingmode.
PAE and PAFcanbeprogrammedindependentlytoswitchatanypointin
memory. Programmableoffsetsdeterminetheflagswitchingthresholdandcan
beloadedbytwomethods:parallelorserial. Eightdefaultoffsetsettingsarealso
provided,sothatPAEcanbesettoswitchatapredefinednumberoflocations
from the empty boundary and the PAF threshold can also be set at similar
predefinedvaluesfromthefullboundary. Thedefaultoffsetvaluesaresetduring
Master Reset by the state of the FSEL0, FSEL1, and LD pins.
For serial programming, SEN together with LD on each rising edge of
SCLK,areusedtoloadtheoffsetregistersviatheSerialInput(SI). Forparallel
programming,WENtogetherwithLDoneachrisingedgeofWCLK,areused
to load the offset registers via Dn. REN together with LD on each rising edge
ofRCLKcanbeusedtoreadtheoffsetsinparallelfromQnregardlessofwhether
serialorparalleloffsetloadinghasbeenselected.
DuringMasterReset(MRS)thefollowingeventsoccur: thereadandwrite
pointers are set to the first location of the FIFO. The FWFT pin selects IDT
Standard mode or FWFT mode.
The Partial Reset (PRS) also sets the read and write pointers to the first
location of the memory. However, the timing mode, programmable flag
programmingmethod,anddefaultorprogrammedoffsetsettingsexistingbefore
PartialResetremainunchanged.Theflagsareupdatedaccordingtothetiming
modeandoffsetsineffect. PRSisusefulforresettingadeviceinmid-operation,
whenreprogrammingprogrammableflagswouldbeundesirable.
ItisalsopossibletoselectthetimingmodeofthePAE(ProgrammableAlmost-
Empty flag) and PAF (Programmable Almost-Full flag) outputs. The timing
modescanbesettobeeitherasynchronousorsynchronousforthePAEand
PAFflags.
IfasynchronousPAE/PAFconfigurationisselected, the PAE isasserted
LOWontheLOW-to-HIGHtransitionofRCLK.PAEisresettoHIGHontheLOW-
to-HIGHtransitionofWCLK.Similarly,thePAFisassertedLOWontheLOW-
to-HIGH transition of WCLK and PAF is reset to HIGH on the LOW-to-HIGH
transitionofRCLK.
IfsynchronousPAE/PAFconfigurationisselected,thePAEisassertedand
updated on the rising edge of RCLK only and not WCLK. Similarly, PAF is
assertedandupdatedontherisingedgeofWCLKonlyandnotRCLK.Themode
desiredisconfiguredduringMasterResetbythestateoftheProgrammableFlag
Mode (PFM) pin.


Similar Part No. - 72T36115L4-4BBG

ManufacturerPart #DatasheetDescription
logo
Integrated Device Techn...
72T36115L4-4BBG IDT-72T36115L4-4BBG Datasheet
472Kb / 57P
   2.5 VOLT HIGH-SPEED TeraSync FIFO 36-BIT CONFIGURATIONS
logo
Renesas Technology Corp
72T36115L4-4BBG RENESAS-72T36115L4-4BBG Datasheet
564Kb / 58P
   2.5 VOLT HIGH-SPEED TeraSyncTM FIFO 36-BIT CONFIGURATIONS
FEBRUARY 2009
72T36115L4-4BBG RENESAS-72T36115L4-4BBG Datasheet
475Kb / 57P
   2.5 VOLT HIGH-SPEED TeraSyncTM FIFO 36-BIT CONFIGURATIONS
JUNE 2017
logo
Integrated Device Techn...
72T36115L4-4BBGI IDT-72T36115L4-4BBGI Datasheet
472Kb / 57P
   2.5 VOLT HIGH-SPEED TeraSync FIFO 36-BIT CONFIGURATIONS
logo
Renesas Technology Corp
72T36115L4-4BBGI RENESAS-72T36115L4-4BBGI Datasheet
475Kb / 57P
   2.5 VOLT HIGH-SPEED TeraSyncTM FIFO 36-BIT CONFIGURATIONS
JUNE 2017
More results

Similar Description - 72T36115L4-4BBG

ManufacturerPart #DatasheetDescription
logo
Renesas Technology Corp
IDT72T36105 RENESAS-IDT72T36105 Datasheet
475Kb / 57P
   2.5 VOLT HIGH-SPEED TeraSyncTM FIFO 36-BIT CONFIGURATIONS
JUNE 2017
IDT72T3645 RENESAS-IDT72T3645 Datasheet
564Kb / 58P
   2.5 VOLT HIGH-SPEED TeraSyncTM FIFO 36-BIT CONFIGURATIONS
FEBRUARY 2009
logo
Integrated Device Techn...
IDT72T3645 IDT-IDT72T3645 Datasheet
556Kb / 57P
   2.5 VOLT HIGH-SPEED TeraSyncTM FIFO 36-BIT CONFIGURATIONS
72T72115L5BBGI IDT-72T72115L5BBGI Datasheet
471Kb / 53P
   2.5 VOLT HIGH-SPEED TeraSyncTM FIFO 72-BIT CONFIGURATIONS
IDT72T7285 IDT-IDT72T7285 Datasheet
542Kb / 53P
   2.5 VOLT HIGH-SPEED TeraSyncTM FIFO 72-BIT CONFIGURATIONS
72T7285 IDT-72T7285 Datasheet
358Kb / 54P
   2.5 VOLT HIGH-SPEED TeraSyncTM FIFO 72-BIT CONFIGURATIONS
logo
Renesas Technology Corp
IDT72T7285 RENESAS-IDT72T7285 Datasheet
560Kb / 55P
   2.5 VOLT HIGH-SPEED TeraSyncTM FIFO 72-BIT CONFIGURATIONS
JUNE 2017
logo
Integrated Device Techn...
IDT72T3645 IDT-IDT72T3645_09 Datasheet
472Kb / 57P
   2.5 VOLT HIGH-SPEED TeraSync FIFO 36-BIT CONFIGURATIONS
IDT72T7285 IDT-IDT72T7285_09 Datasheet
465Kb / 53P
   2.5 VOLT HIGH-SPEED TeraSync FIFO 72-BIT CONFIGURATIONS
IDT72T1845 IDT-IDT72T1845_09 Datasheet
510Kb / 55P
   2.5 VOLT HIGH-SPEED TeraSync FIFO 18-BIT/9-BIT CONFIGURATIONS
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com