Electronic Components Datasheet Search |
|
IDT70V9269 Datasheet(PDF) 7 Page - Integrated Device Technology |
|
IDT70V9269 Datasheet(HTML) 7 Page - Integrated Device Technology |
7 / 15 page 6.42 IDT70V9269S/L High-Speed 16K x 16 Dual-Port Synchronous Pipelined Static RAM Industrial and Commercial Temperature Ranges 7 AC Electrical Characteristics Over the Operating Tempurature Range (Read and Write Cycle Timing)(3,4,5) (VCC = 3.3V ± 0.3v, TA = 0°C to +70°C) NOTES: 1. Transition is measured 0mV from Low or High-Impedance voltage with the Output Test Load (Figure 2). This parameter is guaranteed by device characterization, but is not production tested. 2. The Pipelined output parameters (tCYC2, tCD2) apply to either or both left and right when FT/PIPE = VIH. Flow-through parameters (tCYC1, tCD1) apply when FT/PIPE = VIL for that port. 3. All input signals are synchronous with respect to the clock except for the asynchronous Output Enable ( OE) and FT/PIPEX. 4. 'X' in part number indicates power rating (S or L). 5. Industrial temperature: for specific speeds, packages and powers contact your sales office. 70V9269X9 Com'l Only 70V9269X12 Com'l Only 70V9269X15 Com'l Only Symbol Parameter Min. Max. Min. Max. Min. Max. Unit tCYC1 Clock Cycle Time (Flow-Through) (2) 25 ____ 30 ____ 35 ____ ns tCYC2 Clock Cycle Time (Pipelined)(2) 15 ____ 20 ____ 25 ____ ns tCH1 Clock High Time (Flow-Through) (2) 12 ____ 12 ____ 12 ____ ns tCL1 Clock Low Time (Flow-Through) (2) 12 ____ 12 ____ 12 ____ ns tCH2 Clock High Time (Pipelined) (2) 6 ____ 8 ____ 10 ____ ns tCL2 Clock Low Time (Pipelined) (2) 6 ____ 8 ____ 10 ____ ns tR Clock Rise Time ____ 3 ____ 3 ____ 3ns tF Clock Fall Time ____ 3 ____ 3 ____ 3ns tSA Address Setup Time 4 ____ 4 ____ 4 ____ ns tHA Address Hold Time 1 ____ 1 ____ 1 ____ ns tSC Chip Enable Setup Time 4 ____ 4 ____ 4 ____ ns tHC Chip Enable Hold Time 1 ____ 1 ____ 1 ____ ns tSW R/ W Setup Time 4 ____ 4 ____ 4 ____ ns tHW R/ W Hold Time 1 ____ 1 ____ 1 ____ ns tSD Input Data Setup Time 4 ____ 4 ____ 4 ____ ns tHD Input Data Hold Time 1 ____ 1 ____ 1 ____ ns tSAD ADS Setup Time 4 ____ 4 ____ 4 ____ ns tHAD ADS Hold Time 1 ____ 1 ____ 1 ____ ns tSCN CNTEN Setup Time 4 ____ 4 ____ 4 ____ ns tHCN CNTEN Hold Time 1 ____ 1 ____ 1 ____ ns tSRST CNTRST Setup Time 4 ____ 4 ____ 4 ____ ns tHRST CNTRST Hold Time 1 ____ 1 ____ 1 ____ ns tOE Output Enable to Data Valid ____ 12 ____ 12 ____ 15 ns tOLZ Output Enable to Output Low-Z (1) 2 ____ 2 ____ 2 ____ ns tOHZ Output Enable to Output High-Z (1) 17 17 17 ns tCD1 Clock to Data Valid (Flow-Through) (2) ____ 20 ____ 25 ____ 30 ns tCD2 Clock to Data Valid (Pipelined) (2) ____ 9 ____ 12 ____ 15 ns tDC Data Output Hold After Clock High 2 ____ 2 ____ 2 ____ ns tCKHZ Clock High to Output High-Z (1) 29 29 29 ns tCKLZ Clock High to Output Low-Z (1) 2 ____ 2 ____ 2 ____ ns Port-to-Port Delay tCWDD Write Port Clock High to Read Data Delay ____ 35 ____ 40 ____ 50 ns tCCS Clock-to-Clock Setup Time ____ 15 ____ 15 ____ 20 ns 70V9269 tbl 11 |
Similar Part No. - IDT70V9269 |
|
Similar Description - IDT70V9269 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |