Electronic Components Datasheet Search |
|
IS93C86A-2GRLI Datasheet(PDF) 2 Page - Integrated Silicon Solution, Inc |
|
IS93C86A-2GRLI Datasheet(HTML) 2 Page - Integrated Silicon Solution, Inc |
2 / 13 page 2 Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774 Rev. 00F 05/26/05 IS93C76A IS93C86A ISSI® PIN CONFIGURATIONS 8-Pin JEDEC SOIC “GR” PIN DESCRIPTIONS CS Chip Select SK Serial Data Clock DIN Serial Data Input DOUT Serial Data Output ORG Organization Select NC Not Connected Vcc Power GND Ground instruction begins with a start bit of the logical “1” or HIGH. Following this are the opcode (2 bits), address field (10 or 11 bits), and data, if appropriate. The clock signal may be held stable at any moment to suspend the device at its last state, allowing clock- speed flexibility. Upon completion of bus communication, CS would be pulled LOW. The device then would enter Standby mode if no internal programming is underway. Read (READ) The READ instruction is the only instruction that outputs serial data on the DOUT pin. After the read instruction and address have been decoded, data is transferred from the selected memory register into a serial shift register. (Please note that one logical “0” bit precedes the actual 8 or 16-bit output data string.) The output on DOUT changes during the low-to-high transitions of SK (see Figure 3). Low Voltage Read The IS93C76A/86A are designed to ensure that data read operations are reliable in low voltage environments. They provide accurate operation with Vcc as low as 1.8V. Auto Increment Read Operations In the interest of memory transfer operation applications, the IS93C76A/86A are designed to output a continuous stream of memory content in response to a single read operation instruction. To utilize this function, the system asserts a read instruction specifying a start location ad- dress. Once the 8 or 16 bits of the addressed register have been clocked out, the data in consecutively higher address locations is output. The address will wrap around continu- ously with CS HIGH until the chip select (CS) control pin is brought LOW. This allows for single instruction data dumps to be executed with a minimum of firmware overhead. Applications The IS93C76A/86A are very popular in many applications which require low-power, low-density storage. Applications using these devices include industrial controls, networking, and numerous other consumer electronics. Endurance and Data Retention The IS93C76A/86A are designed for applications requiring up to 1M programming cycles (WRITE, WRALL, ERASE and ERAL). They provide 40 years of secure data retention without power after the execution of 1M programming cycles. Device Operations The IS93C76A/86A are controlled by a set of instructions which are clocked-in serially on the Din pin. Before each low-to-high transition of the clock (SK), the CS pin must have already been raised to HIGH, and the Din value must be stable at either LOW or HIGH. Each 1 2 3 4 8 7 6 5 CS SK DIN DOUT VCC NC ORG GND 1 2 3 4 8 7 6 5 CS SK DIN DOUT VCC NC ORG GND 8-Pin DIP, 8-Pin TSSOP |
Similar Part No. - IS93C86A-2GRLI |
|
Similar Description - IS93C86A-2GRLI |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |