Electronic Components Datasheet Search |
|
TPS40190DRCTG4 Datasheet(PDF) 10 Page - Texas Instruments |
|
|
TPS40190DRCTG4 Datasheet(HTML) 10 Page - Texas Instruments |
10 / 22 page www.ti.com VENABLE (5 V/ div) VCOMP (500 mV/ div) VOUT (500 mV/ div) T − Time − 2 ms / div VENABLE (10 V/ div) VLDRV (10 V/ div) VOUT (500 mV/ div) VSW (10 V/ div) T − Time − 20 µs / div 5-V Regulator IG + fSW QG (high) ) QG(low) (3) Startup Sequence and Timing TPS40190 SLUS658A–JULY 2005–REVISED AUGUST 2005 Typical waveforms for startup and shutdown using the ENABLE pin are shown in Figure 5 and Figure 6. Figure 5. Startup Using ENABLE Pin Figure 6. Shutdown Using ENABLE Pin The TPS40190 has an on board 5-V regulator that allows the part to operate from a single voltage feed. No separate 5-V feed to the part is required. This regulator needs to have 4.7-µF of capacitance on the BP5 pin to guarantee stability. A ceramic capacitor is suggested for this purpose. This regulator can also be used to supply power to nearby circuitry, eliminating the need for a separate LDO in some cases. If this pin is used for external loads, keep in mind that this is the power supply for the internals of the TPS40190. While efforts have been made to reduce sensitivity, any noise induced on this line has an adverse effect on the overall performance of the internal circuitry and shows up as increased pulse jitter, skewed reference voltage, etc. The amount of power available from this pin varies with the size of the power MOSFETs that the drivers must operate. Larger MOSFETs require more gate drive current and reduces the amount of power available on this pin for other tasks. The total amount of current required by the gate drive and the external circuitry should not exceed 40 mA. The current required to drive the FET gates can be found from Equation 3. Where • IG is the required gate drive current • fSW is the switching frequency (300 kHz) • QG(high) is the gate charge requirement for the high-side FET at 5 V VGS • QG(low) is the gate charge requirement for the low-side FET at 5 V VGS The TPS40190 startup sequence is as follows. After input power is applied, the 5-V onboard regulator comes up. Once this regulator comes up, the TPS40190 goes through a period where it samples the impedance at the COMP pin and decides the short circuit protection threshold voltage. This is accomplished by placing 400 mV on the COMP pin for approximately 2 ms. During this time, the current is measured and compared against internal thresholds to select the short circuit protection threshold. After this, the COMP pin is brought low for 4 ms. This ensures that the feedback loop is preconditioned at startup and no sudden output rise occurs at the output of the converter when the converter is allowed to start switching. After these initial 6 milliseconds, the internal soft-start circuitry is engaged and the converter is allowed to start. See Figure 7. 10 |
Similar Part No. - TPS40190DRCTG4 |
|
Similar Description - TPS40190DRCTG4 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |