Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

P702-06SC Datasheet(PDF) 4 Page - PhaseLink Corporation

Part # P702-06SC
Description  Clock Generator for Printer Applications
Download  8 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  PLL [PhaseLink Corporation]
Direct Link  http://www.phaselink.com
Logo PLL - PhaseLink Corporation

P702-06SC Datasheet(HTML) 4 Page - PhaseLink Corporation

  P702-06SC Datasheet HTML 1Page - PhaseLink Corporation P702-06SC Datasheet HTML 2Page - PhaseLink Corporation P702-06SC Datasheet HTML 3Page - PhaseLink Corporation P702-06SC Datasheet HTML 4Page - PhaseLink Corporation P702-06SC Datasheet HTML 5Page - PhaseLink Corporation P702-06SC Datasheet HTML 6Page - PhaseLink Corporation P702-06SC Datasheet HTML 7Page - PhaseLink Corporation P702-06SC Datasheet HTML 8Page - PhaseLink Corporation  
Zoom Inzoom in Zoom Outzoom out
 4 / 8 page
background image
PLL702-06
Clock Generator for Printer Applications
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991
www.phaselink.com
Rev 10/26/05 Page 4
Note: when the output load presents a low impedance in comparison to the internal pull-up resistor, the internal pull-up resistor
may not be sufficient to pull the input up to a logical “one”, and an external pull-up resistor may be required.
For bi-directional inputs, the external loading resistor between the pin and GND has to be sufficiently small (compared to the
internal pull-up resistor) so that the pin voltage be pulled below 0.8V (logical “zero”). In order to avoid loading effects when the pin
serves as output, the value of the external pull-down resistor should however be kept as large as possible. In general, it is
recommended to use an external resistor of around one sixth to one quarter of the internal pull-up resistor (see Application
Diagram).
VDD Power Up Ramp Requirements:
At startup, the chip reads a lot of settings for operation according to the application’s requirements. Since reading the settings is
done only at startup and then frozen for the time of operation, it is important that the power-up environment is somewhat
controlled to facilitate proper reading of the settings. The important VDD pins are VDDA (Pin3) and VDDD (Pin4) and they should
apply to the following two-startup requirements:
VDDD should be equally fast or slower than VDDA. VDDD performs a chip reset when VDD has reached a certain level and
VDDA should have reached at least up to the same level as well to properly process the reset.
The VDD Power Up Ramp of VDDD and VDDA should pass through the section 1.8V to 2.5V no faster than 100µs and with
a continuously increasing slope. In this section the tri-level select inputs are read.
After VDD Power off, VDD should be allowed to go to 0V and stay there for at least 1ms before a new VDD Power on. It is
important that proper preconditions exist at every startup. Remaining charges in the chip or in circuit filter capacitors may
interfere with the preconditions so it is important that VDD has been at 0V for some time before each startup.
GND (0V)
3.3V
No
limit
Min 1ms
VDD off
VDD on
2.97V
2.5V
2.2V
Min 1s
Reset enable
Reset disable
1.8
V
>100us


Similar Part No. - P702-06SC

ManufacturerPart #DatasheetDescription
logo
PhaseLink Corporation
P702-01XC PLL-P702-01XC Datasheet
271Kb / 8P
   Clock Generator for PowerPC Based Applications
P702-01XCL PLL-P702-01XCL Datasheet
271Kb / 8P
   Clock Generator for PowerPC Based Applications
P702-02XC PLL-P702-02XC Datasheet
306Kb / 7P
   Low EMI Peripheral Clock Generator for Notebook & Motherboards
P702-02XCL PLL-P702-02XCL Datasheet
306Kb / 7P
   Low EMI Peripheral Clock Generator for Notebook & Motherboards
P702-05SC PLL-P702-05SC Datasheet
244Kb / 6P
   Low EMI Peripheral Clock Generator for Notebook
More results

Similar Description - P702-06SC

ManufacturerPart #DatasheetDescription
logo
Hitachi Semiconductor
HD151TS301RP HITACHI-HD151TS301RP Datasheet
60Kb / 8P
   Clock Generator for Printer
logo
PhaseLink Corporation
PLL702-01 PLL-PLL702-01 Datasheet
271Kb / 8P
   Clock Generator for PowerPC Based Applications
logo
PulseCore Semiconductor
ASM3P2187A PULSECORE-ASM3P2187A Datasheet
176Kb / 9P
   Spread Spectrum Clock Generator for Mobile Applications
ASM3P2187A PULSECORE-ASM3P2187A_1 Datasheet
342Kb / 9P
   Spread Spectrum Clock Generator for Mobile Applications
logo
Cypress Semiconductor
M200 CYPRESS-M200 Datasheet
477Kb / 17P
   Two-PLL Programmable Clock Generator for Portable Applications
CY28159 CYPRESS-CY28159 Datasheet
146Kb / 13P
   Clock Generator for Serverworks Grand Champion Chipset Applications
logo
SpectraLinear Inc
CY28159 SPECTRALINEAR-CY28159 Datasheet
233Kb / 12P
   Clock Generator for Serverworks Grand Champion Chipset Applications
logo
Sanyo Semicon Device
2SC3705 SANYO-2SC3705 Datasheet
79Kb / 3P
   Printer Driver Applications
logo
Texas Instruments
CDC5806 TI-CDC5806 Datasheet
112Kb / 8P
[Old version datasheet]   THREE PLLs BASED CLOCK GENERATOR FOR DIGITAL TV APPLICATIONS
logo
Cypress Semiconductor
C9851 CYPRESS-C9851 Datasheet
122Kb / 14P
   Clock Generator for Pentium III Server and Workstation Applications
More results


Html Pages

1 2 3 4 5 6 7 8


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com