Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

PLL702-01XCL Datasheet(PDF) 5 Page - PhaseLink Corporation

Part # PLL702-01XCL
Description  Clock Generator for PowerPC Based Applications
Download  8 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  PLL [PhaseLink Corporation]
Direct Link  http://www.phaselink.com
Logo PLL - PhaseLink Corporation

PLL702-01XCL Datasheet(HTML) 5 Page - PhaseLink Corporation

  PLL702-01XCL Datasheet HTML 1Page - PhaseLink Corporation PLL702-01XCL Datasheet HTML 2Page - PhaseLink Corporation PLL702-01XCL Datasheet HTML 3Page - PhaseLink Corporation PLL702-01XCL Datasheet HTML 4Page - PhaseLink Corporation PLL702-01XCL Datasheet HTML 5Page - PhaseLink Corporation PLL702-01XCL Datasheet HTML 6Page - PhaseLink Corporation PLL702-01XCL Datasheet HTML 7Page - PhaseLink Corporation PLL702-01XCL Datasheet HTML 8Page - PhaseLink Corporation  
Zoom Inzoom in Zoom Outzoom out
 5 / 8 page
background image
PLL702-01
Clock Generator for PowerPC Based Applications
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991
www.phaselink.com
Rev 07/18/05 Page 5
VDD Power Up Ramp requirements:
At startup, the chip reads a lot of settings for operation according to the application’s requirements. Since reading the settings is
done only at startup and then frozen for the time of operation, it is important that the power-up environment is somewhat
controlled to facilitate proper reading of the settings. The important VDD pins are VDD_ANA and VDD_DIG and they should
apply to the following two-startup requirements:
1. VDD_DIG should be equally fast or slower than VDD_ANA. VDD_DIG performs a chip reset when VDD has reached a
certain level and VDD_ANA should have reached at least up to the same level as well to properly process the reset.
2. The VDD Power Up Ramp of VDD_DIG and VDD_ANA should pass through the section 1.8V to 2.5V no faster than 100µs
and with a continuously increasing slope. In this section the tri-level select inputs are read.
3. After VDD Power off, VDD should be allowed to go to 0V and stay there for at least 1ms before a new VDD Power on. It is
important that proper preconditions exist at every startup. Remaining charges in the chip or in circuit filter capacitors may
interfere with the preconditions so it is important that VDD has been at 0V for some time before each startup.
GND (0V)
3.3V
No limit
Min 1ms
VDD off
VDD on
2.97V
2.5V
2.2V
Min 1s
Reset enable
Reset disable
1.8V
>100us


Similar Part No. - PLL702-01XCL

ManufacturerPart #DatasheetDescription
logo
PhaseLink Corporation
PLL702-02 PLL-PLL702-02 Datasheet
306Kb / 7P
   Low EMI Peripheral Clock Generator for Notebook & Motherboards
PLL702-02OC PLL-PLL702-02OC Datasheet
306Kb / 7P
   Low EMI Peripheral Clock Generator for Notebook & Motherboards
PLL702-02OCL PLL-PLL702-02OCL Datasheet
306Kb / 7P
   Low EMI Peripheral Clock Generator for Notebook & Motherboards
PLL702-02OCLR PLL-PLL702-02OCLR Datasheet
306Kb / 7P
   Low EMI Peripheral Clock Generator for Notebook & Motherboards
PLL702-02OCR PLL-PLL702-02OCR Datasheet
306Kb / 7P
   Low EMI Peripheral Clock Generator for Notebook & Motherboards
More results

Similar Description - PLL702-01XCL

ManufacturerPart #DatasheetDescription
logo
Motorola, Inc
MPC9855 MOTOROLA-MPC9855 Datasheet
267Kb / 12P
   Clock Generator for PowerQUICC and PowerPC Microprocessors
logo
Integrated Circuit Syst...
ICS9342 ICST-ICS9342 Datasheet
175Kb / 10P
   133MHz Clock Generator and Integrated Buffer for PowerPC?
ICS9341 ICST-ICS9341 Datasheet
207Kb / 9P
   133MHz Clock Generator and Integrated Buffer for PowerPC?
logo
Texas Instruments
CDC5806 TI-CDC5806 Datasheet
112Kb / 8P
[Old version datasheet]   THREE PLLs BASED CLOCK GENERATOR FOR DIGITAL TV APPLICATIONS
logo
Renesas Technology Corp
MPC9824 RENESAS-MPC9824 Datasheet
456Kb / 13P
   Clock Generator for PowerQUICC and PowerPC Microprocessors and Microcontrollers
2019
logo
Integrated Circuit Syst...
ICS9178-03 ICST-ICS9178-03 Datasheet
526Kb / 8P
   245 MHz Clock Generator and Integrated Buffer for PowerPC
logo
Renesas Technology Corp
MPC9817 RENESAS-MPC9817 Datasheet
283Kb / 8P
   Clock Generator for PowerQUICC and PowerPC Microprocessors and Microcontrollers
2012
logo
Freescale Semiconductor...
MPC9817 FREESCALE-MPC9817 Datasheet
97Kb / 8P
   Clock Generator for PowerQUICC and PowerPC Microprocessors and Microcontrollers
logo
List of Unclassifed Man...
UT8586SC ETC1-UT8586SC Datasheet
87Kb / 6P
   CLOCK GENERATOR FOR PENTIUM BASED SYSTEM
logo
PhaseLink Corporation
PLL702-06 PLL-PLL702-06 Datasheet
279Kb / 8P
   Clock Generator for Printer Applications
More results


Html Pages

1 2 3 4 5 6 7 8


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com