Electronic Components Datasheet Search |
|
IDT72255LA10PFG Datasheet(PDF) 3 Page - Integrated Device Technology |
|
IDT72255LA10PFG Datasheet(HTML) 3 Page - Integrated Device Technology |
3 / 27 page 3 IDT72255LA/72265LA CMOS SuperSync FIFO™ 8,192 x 18 and 16,384 x 18 COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES OCTOBER 17, 2005 DESCRIPTION (CONTINUED) Figure 1. Block Diagram of Single 8,192 x 18 and 16,384 x 18 Synchronous FIFO DATA OUT (Q0 - Qn) DATA IN (D0 - Dn) MASTER RESET ( MRS) READ CLOCK (RCLK) READ ENABLE ( REN) OUTPUT ENABLE ( OE) EMPTY FLAG/OUTPUT READY ( EF/OR) PROGRAMMABLE ALMOST-EMPTY ( PAE) WRITE CLOCK (WCLK) WRITE ENABLE ( WEN) LOAD ( LD) FULL FLAG/INPUT READY ( FF/IR) PROGRAMMABLE ALMOST-FULL ( PAF) IDT 72255LA 72265LA PARTIAL RESET ( PRS) FIRST WORD FALL THROUGH/SERIAL INPUT (FWFT/SI) RETRANSMIT ( RT) 4670 drw03 HALF FULL FLAG ( HF) SERIAL ENABLE( SEN) In FWFT mode, the first word written to an empty FIFO is clocked directly to the data output lines after three transitions of the RCLK signal. A RENdoesnot have to be asserted for accessing the first word. However, subsequent words writtentotheFIFOdorequireaLOWon RENforaccess. ThestateoftheFWFT/ SI input during Master Reset determines the timing mode in use. ForapplicationsrequiringmoredatastoragecapacitythanasingleFIFOcan provide, the FWFT timing mode permits depth expansion by chaining FIFOs in series (i.e. the data outputs of one FIFO are connected to the corresponding data inputs of the next). No external logic is required. These FIFOs have five flag pins, EF/OR(EmptyFlagorOutputReady),FF/ IR(FullFlagorInputReady),HF(Half-fullFlag),PAE(ProgrammableAlmost- Emptyflag)and PAF(ProgrammableAlmost-Fullflag). TheEFandFFfunctions are selected in IDT Standard mode. The IR and OR functions are selected in FWFT mode. HF, PAE and PAF are always available for use, irrespective of timingmode. PAE and PAF can be programmed independently to switch at any point in memory. (See Table I and Table 2.) Programmable offsets determine the flag switching threshold and can be loaded by two methods: parallel or serial. Two defaultoffsetsettingsarealsoprovided,sothat PAEcanbesettoswitchat127 or 1,023 locations from the empty boundary and the PAFthresholdcanbeset at 127 or 1,023 locations from the full boundary. These choices are made with the LD pin during Master Reset. For serialprogramming, SENtogetherwithLDoneachrisingedgeofWCLK, are used to load the offset registers via the Serial Input (SI). For parallel programming, WENtogetherwithLDoneachrisingedgeofWCLK,areused to load the offset registers via Dn. REN together withLD on each rising edge ofRCLKcanbeusedtoreadtheoffsetsinparallelfromQnregardlessofwhether serial or parallel offset loading has been selected. During Master Reset ( MRS)thefollowingeventsoccur:Thereadandwrite pointers are set to the first location of the FIFO. The FWFT pin selects IDT Standard mode or FWFT mode. The LDpinselectseitherapartialflagdefault settingof127withparallelprogrammingorapartialflagdefaultsettingof1,023 with serial programming. The flags are updated according to the timing mode anddefaultoffsetsselected. The Partial Reset ( PRS) also sets the read and write pointers to the first location of the memory. However, the timing mode, partial flag programming method,anddefaultorprogrammedoffsetsettingsexistingbeforePartialReset remain unchanged. The flags are updated according to the timing mode and offsets in effect. PRS is useful for resetting a device in mid-operation, when reprogramming partial flags would be undesirable. The Retransmit function allows data to be reread from the FIFO more than once. A LOW on the RTinputduringarisingRCLKedgeinitiatesaretransmit operation by setting the read pointer to the first location of the memory array. If, at any time, the FIFO is not actively performing an operation, the chip will automatically power down. Once in the power down state, the standby supply currentconsumptionisminimized. Initiatinganyoperation(byactivatingcontrol inputs) will immediately take the device out of the power down state. The IDT72255LA/72265LA are fabricated using IDT’s high speed submi- cron CMOS technology. |
Similar Part No. - IDT72255LA10PFG |
|
Similar Description - IDT72255LA10PFG |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |