Electronic Components Datasheet Search |
|
ML145155 Datasheet(PDF) 10 Page - LANSDALE Semiconductor Inc. |
|
ML145155 Datasheet(HTML) 10 Page - LANSDALE Semiconductor Inc. |
10 / 35 page www.lansdale.com Page 10 of 35 Issue A LANSDALE Semiconductor, Inc. ML145155 14 x 8 ROM REFERENCE DECODER 14–BIT ÷ R COUNTER φV φR 14–BIT ÷ R COUNTER LATCH PHASE DETECTOR B PHASE DETECTOR A LOCK DETECT LD PDout fin VDD OSCin OSCout ENB 14 14 SW2 SW1 fR fV LATCH 14–BIT SHIFT REGISTER DATA 2–BIT SHIFT REGISTER CLK 14 REFout ML145155 BLOCK DIAGRAM RA2 RA0 RA1 PIN DESCRIPTIONS INPUT PINS fin Frequency Input (PDIP – Pin 9, SOG – Pin 10) Input to the ÷ N portion of the synthesizer. fin is typically derived from loop VCO and is AC coupled into the device. For larger amplitude signals (standard CMOS logic levels) DC coupling may be used. RA0, RA1, RA2 Reference Address Inputs (PDIP – Pins 18, 1, 2; SOG – Pins 20, 1, 2) These three inputs establish a code defining one of eight possible divide values for the total reference divider, as defined by the table below: CLK, DATA Shift Register Clock, Serial Data Inputs (PDIP – Pins 10, 11; SOG – Pins 11, 12) Each low–to–high transition clocks one bit into the on–chip 16–bit shift register. The Data input provides programming information for the 14–bit ÷ N counter and the two switch signals SW1 and SW2. The entry format is as follows: ENB Latch Enable Input (PDIP – Pin 12, SOG – Pin 13) When high (1), ENB transfers the contents of the shift reg- ister into the latches, and to the programmable counter inputs, and the switch outputs SW1 and SW2. When low (0), ENB inhibits the above action and thus allows changes to be made in the shift register data without affecting the counter program- ming and switch outputs. An on–chip pull–up establishes a continuously high level for ENB when no external signal is applied. ENB is normally low and is pulsed high to transfer data to the latches. OSCin, OSCout Reference Oscillator Input/Output (PDIP – Pins 17, 16; SOG – Pins 19, 18) These pins form an on–chip reference oscillator when con- nected to terminals of an external parallel resonant crystal. Frequency setting capacitors of appropriate value must be con- nected from OSCin to ground and OSCout to ground. OSCin may also serve as the input for an externally–generated refer- ence signal. This signal is typically ac coupled to OSCin, but for larger amplitude signals (standard CMOS logic levels) DC coupling may also be used. In the external reference mode, no connection is required to OSCout. Reference Address Code Total Divide RA2 RA1 RA0 Divide Value 0 0 0 0 1 1 1 1 0 0 1 1 0 0 1 1 0 1 0 1 0 1 0 1 16 512 1024 2048 3668 4096 6144 8192 ÷ N COUNTER BITS LAST DATA BIT IN (BIT NO. 16) FIRST DATA BIT IN (BIT NO. 1) |
Similar Part No. - ML145155 |
|
Similar Description - ML145155 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |