Electronic Components Datasheet Search |
|
X25256S8I Datasheet(PDF) 1 Page - IC MICROSYSTEMS |
|
X25256S8I Datasheet(HTML) 1 Page - IC MICROSYSTEMS |
1 / 17 page ™ and Block Lock™ Protection is a trademark of Xicor, Inc. Characteristics subject to change without notice. 1 of 17 www.icmic.com Preliminary Information 256K X25256 32K x 8 Bit 5MHz SPI Serial E 2PROM with Block Lock ™ Protection FEATURES •5MHz Clock Rate •Low Power CMOS —<1µA standby current —<5mA active current •2.5V To 5.5V Power Supply •SPI Modes (0,0 & 1,1) •32K X 8 Bits —64 byte page mode •Block Lock ™ Protection —Protect first page, first 2 pages, first 4 pages, first 8 pages, 1/4, 1/2 or all of E2PROM array •Programmable Hardware Write Protection —In-circuit programmable ROM mode •Built-In Inadvertent Write Protection —Power-up/down protection circuitry —Write enable latch —Write protect pin •Self-Timed Write Cycle —5ms write cycle time (typical) •High Reliability —Endurance: 100,000 cycles —Data Retention: 100 Years —ESD protection: 2000V on all pins •Packages —8- lead XBGA —8-lead SOIC (JEDEC, EIAJ) —20-lead TSSOP DESCRIPTION The X25256 is a CMOS 256K-bit serial E2 PROM, inter- nally organized as 32K x 8. The X25256 features a Serial Peripheral Interface (SPI) and software protocol allowing operation on a simple three-wire bus. The bus signals are a clock input (SCK) plus separate data in (SI) and data out (SO) lines. Access to the device is controlled through a chip select (CS) input, allowing any number of devices to share the same bus. The X25256 also features two additional inputs that provide the end user with added flexibility. By asserting the HOLD input, the X25256 will ignore transitions on its inputs, thus allowing the host to service higher priority interrupts. The WP input can be used as a hardwire input to the X25256 disabling all write attempts to the status register, thus providing a mechanism for limiting end user capability of altering first page, first 2 pages, 4 pages, 8 pages, 0, 1/4, 1/2 or all of the memory. FUNCTIONAL DIAGRAM Command Decode And Control Logic Write Control And Timing Logic Write Protect Logic X-Decode Protect 32K Byte Array 128 X 512 Y Decode Data Register SO SI SCK CS HOLD WP 128 248 8 64 Status Register 128 248 X 512 128 X 512 Logic 4 X 512 2 X 512 1 X 512 1 X 512 4 2 1 1 256 X 512 This X25256 device has been acquired by IC MICROSYSTEMS from Xicor; Inc. |
Similar Part No. - X25256S8I |
|
Similar Description - X25256S8I |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |