Electronic Components Datasheet Search |
|
M59DR032C120ZB6T Datasheet(PDF) 7 Page - STMicroelectronics |
|
M59DR032C120ZB6T Datasheet(HTML) 7 Page - STMicroelectronics |
7 / 38 page 7/38 M59DR032A, M59DR032B Table 8. User Bus Operations (1) Note: 1. X = Don’t care. Table 9. Read Electronic Signature (AS and Read CFI instructions) Table 10. Read Block Protection (AS and Read CFI instructions) Table 11. Read Configuration Register (AS and Read CFI instructions) Operation E G W RP WP DQ15-DQ0 Write VIL VIH VIL VIH VIH Data Input Output Disable VIL VIH VIH VIH VIH Hi-Z Standby VIH XX VIH VIH Hi-Z Reset / Power Down X X X VIL VIH Hi-Z Block Locking VIL XX VIH VIL X Code Device E G W A0 A1 A7-A2 Other Addresses DQ15-DQ8 DQ7-DQ0 Manufacturer Code VIL VIL VIH VIL VIL 0 Don’t Care 00h 20h Device Code M59DR032A VIL VIL VIH VIH VIL 0 Don’t Care 00h A0h M59DR032B VIL VIL VIH VIH VIL 0 Don’t Care 00h A1h Block Status E G W A0 A1 A20-A12 A7-A2 Other Addresses DQ0 DQ1 DQ15-DQ2 Protected Block VIL VIL VIH VIL VIH Block Address 0 Don’t Care 1 0 0000h Unprotected Block VIL VIL VIH VIL VIH Block Address 0 Don’t Care 0 0 0000h Locked Block VIL VIL VIH VIL VIH Block Address 0 Don’t Care X 1 0000h RP Function E G W A0 A1 A7-A2 Other Addresses DQ10 DQ9-DQ0 DQ15-DQ11 Reset VIL VIL VIH VIH VIH 0 Don’t Care 0 Don’t Care Reset/Power Down VIL VIL VIH VIH VIH 0 Don’t Care 1 Don’t Care Automatic Standby. When in Read mode, after 150ns of bus inactivity and when CMOS levels are driving the addresses, the chip automatically en- ters a pseudo-standby mode where consumption is reduced to the CMOS standby value, while out- puts still drive the bus. Power Down. The memory is in Power Down when the Configuration Register is set for Power Down and RP is at VIL. The power consumption is reduced to the Power Down level, and Outputs are in high impedance, independent of the Chip En- able E, Output Enable G or Write Enable W inputs. Block Locking. Any combination of blocks can be temporarily protected against Program or Erase by setting the lock register and pulling WP to VIL (see Block Lock instruction). Dual Bank Operations. The Dual Bank allows to read data from one bank of memory while a pro- gram or erase operation is in progress in the other bank of the memory. Read and Write cycles can be initiated for simultaneous operations in different banks without any delay. Status Register during Program or Erase must be monitored using an ad- dress within the bank being modified. Output Disable. The data outputs are high im- pedance when the Output Enable G is at VIH with Write Enable W at VIH. Standby. The memory is in standby when Chip Enable E is at VIH and the P/E.C. is idle. The pow- er consumption is reduced to the standby level and the outputs are high impedance, independent of the Output Enable G or Write Enable W inputs. |
Similar Part No. - M59DR032C120ZB6T |
|
Similar Description - M59DR032C120ZB6T |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |