Electronic Components Datasheet Search
  English  ▼

Delete All
ON OFF
ALLDATASHEET.NET

X  

Preview PDF Download HTML

EP2C8T144I8N Datasheet(PDF) 80 Page - Altera Corporation

Part No. EP2C8T144I8N
Description  Cyclone II Device Handbook, Volume 1
Download  470 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ALTERA [Altera Corporation]
Direct Link  http://www.altera.com
Logo ALTERA - Altera Corporation

EP2C8T144I8N Datasheet(HTML) 80 Page - Altera Corporation

Back Button EP2C8T144I8N Datasheet HTML 76Page - Altera Corporation EP2C8T144I8N Datasheet HTML 77Page - Altera Corporation EP2C8T144I8N Datasheet HTML 78Page - Altera Corporation EP2C8T144I8N Datasheet HTML 79Page - Altera Corporation EP2C8T144I8N Datasheet HTML 80Page - Altera Corporation EP2C8T144I8N Datasheet HTML 81Page - Altera Corporation EP2C8T144I8N Datasheet HTML 82Page - Altera Corporation EP2C8T144I8N Datasheet HTML 83Page - Altera Corporation EP2C8T144I8N Datasheet HTML 84Page - Altera Corporation Next Button
Zoom Inzoom in Zoom Outzoom out
 80 / 470 page
background image
2–54
Altera Corporation
Cyclone II Device Handbook, Volume 1
February 2007
I/O Structure & Features
The reduced swing differential signaling (RSDS) and mini-LVDS
standards are derivatives of the LVDS standard. The RSDS and
mini-LVDS I/O standards are similar in electrical characteristics to
LVDS, but have a smaller voltage swing and therefore provide increased
power benefits and reduced electromagnetic interference (EMI).
Cyclone II devices support the RSDS and mini-LVDS I/O standards at
data rates up to 311 Mbps at the transmitter.
A subset of pins in each I/O bank (on both rows and columns) support
the high-speed I/O interface. The dual-purpose LVDS pins require an
external-resistor network at the transmitter channels in addition to 100-
Ω
termination resistors on receiver channels. These pins do not contain
dedicated serialization or deserialization circuitry. Therefore, internal
logic performs serialization and deserialization functions.
Cyclone II pin tables list the pins that support the high-speed I/O
interface. The number of LVDS channels supported in each device family
member is listed in Table 2–18.
Table 2–18. Cyclone II Device LVDS Channels (Part 1 of 2)
Device
Pin Count
Number of LVDS
Channels (1)
EP2C5
144
31 (35)
208
56 (60)
256
61 (65)
EP2C8
144
29 (33)
208
53 (57)
256
75 (79)
EP2C15
256
52 (60)
484
128 (136)
EP2C20
240
45 (53)
256
52 (60)
484
128 (136)
EP2C35
484
131 (139)
672
201 (209)
EP2C50
484
119 (127)
672
189 (197)


Html Pages

1  2  3  4  5  6  7  8  9  10  11  12  13  14  15  16  17  18  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  37  38  39  40  41  42  43  44  45  46  47  48  49  50  51  52  53  54  55  56  57  58  59  60  61  62  63  64  65  66  67  68  69  70  71  72  73  74  75  76  77  78  79  80  81  82  83  84  85  86  87  88  89  90  91  92  93  94  95  96  97  98  99  100   ...More


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn