Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

IS46DR16320B-25EBLA1 Datasheet(PDF) 4 Page - Integrated Silicon Solution, Inc

Part # IS46DR16320B-25EBLA1
Description  512Mb (x8, x16) DDR2 SDRAM
Download  30 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ISSI [Integrated Silicon Solution, Inc]
Direct Link  http://www.issi.com
Logo ISSI - Integrated Silicon Solution, Inc

IS46DR16320B-25EBLA1 Datasheet(HTML) 4 Page - Integrated Silicon Solution, Inc

  IS46DR16320B-25EBLA1 Datasheet HTML 1Page - Integrated Silicon Solution, Inc IS46DR16320B-25EBLA1 Datasheet HTML 2Page - Integrated Silicon Solution, Inc IS46DR16320B-25EBLA1 Datasheet HTML 3Page - Integrated Silicon Solution, Inc IS46DR16320B-25EBLA1 Datasheet HTML 4Page - Integrated Silicon Solution, Inc IS46DR16320B-25EBLA1 Datasheet HTML 5Page - Integrated Silicon Solution, Inc IS46DR16320B-25EBLA1 Datasheet HTML 6Page - Integrated Silicon Solution, Inc IS46DR16320B-25EBLA1 Datasheet HTML 7Page - Integrated Silicon Solution, Inc IS46DR16320B-25EBLA1 Datasheet HTML 8Page - Integrated Silicon Solution, Inc IS46DR16320B-25EBLA1 Datasheet HTML 9Page - Integrated Silicon Solution, Inc Next Button
Zoom Inzoom in Zoom Outzoom out
 4 / 30 page
background image
IS43/46DR86400B, IS43/46DR16320B
Integrated Silicon Solution, Inc. – www.issi.com –
4
Rev. I, 8/01/2012
Functional Description
Power-up and Initialization
DDR2 SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may
result in undefined operation.
Power-up and Initialization Sequence
The following sequence is required for Power-up and Initialization.
1. Either one of the following sequence is required for Power-up:
A. While applying power, attempt to maintain CKE below 0.2 x VDDQ and ODT1 at a LOW state (all other inputs may be
undefined.) The VDD voltage ramp time must be no greater than 200 ms from when VDD ramps from 300 mV to
VDD(Min); and during the VDD voltage ramp, |VDD-VDDQ| ≥ 0.3 V. Once the ramping of the supply voltages is
complete (when VDDQ crosses VDDQ(Min)), the supply voltage specifications provided in the table Recommended DC
Operating Conditions (SSTL_1.8), prevail.
− VDD, VDDL and VDDQ are driven from a single power converter output, AND
− VTT is limited to 0.95V max, AND
− VREF tracks VDDQ/2, VREF must be within ± 300mV with respect to VDDQ/2 during supply ramp time.
− VDDQ ≥ VREF must be met at all times
B. While applying power, attempt to maintain CKE below 0.2 x VDDQ and ODT1 at a LOW state (all other inputs may be
undefined, voltage levels at I/Os and outputs must be less than VDDQ during voltage ramp time to avoid DRAM latch-
up. During the ramping of the supply voltages, VDD ≥ VDDL ≥ VDDQ must be maintained and is applicable to both AC
and DC levels until the ramping of the supply voltages is complete, which is when VDDQ crosses VDDQ min. Once the
ramping of the supply voltages is complete, the supply voltage specifications provided in the table Recommended DC
Operating Conditions (SSTL-1.8), prevail.
− Apply VDD/VDDL before or at the same time as VDDQ.
− VDD/VDDL voltage ramp time must be no greater 200 ms from when VDD ramps from 300 mV to VDD(Min) .
− Apply VDDQ before or at the same time as VTT.
− The VDDQ voltage ramp time from when VDD(Min) is achieved on VDD to the VDDQ(Min) is achieved on VDDQ
must be no greater than 500 ms.
2. Start clock and maintain stable condition.
3. For the minimum of 200 µs after stable power (VDD, VDDL, VDDQ, VREF, and VTT values are in the range of the minimum and
maximum values specified in the table Recommended DC Operating Conditions (SSTL-1.8)) and stable clock (CK, CK#), then apply
NOP or Deselect and assert a logic HIGH to CKE.
4. Wait minimum of 400 ns then issue a precharge all command. During the 400 ns period, a NOP or Deselect command must be
issued to the DRAM.
5. Issue an EMRS command to EMR(2).
6. Issue an EMRS command to EMR(3).
7. Issue EMRS to enable DLL.
8. Issue a Mode Register Set command for DLL reset.
9. Issue a precharge all command.
10. Issue 2 or more auto-refresh commands.
11. Issue a MRS command with LOW to A8 to initialize device operation. (i.e. to program operating parameters without resetting
the DLL.)
12. Wait at least 200 clock cycles after step 8 and then execute OCD Calibration (Off Chip Driver impedance adjustment). If OCD
calibration is not used, EMRS Default command (A9=A8=A7=HIGH) followed by EMRS OCD Calibration Mode Exit command
(A9=A8=A7=LOW) must be issued with other operating parameters of EMR(1).
13. The DDR2 SDRAM is now ready for normal operation.
Note:
1.
To guarantee ODT off, VREF must be valid and a LOW level must be applied to the ODT pin.


Similar Part No. - IS46DR16320B-25EBLA1

ManufacturerPart #DatasheetDescription
logo
Integrated Silicon Solu...
IS46DR16320 ISSI-IS46DR16320 Datasheet
867Kb / 29P
   Clock frequency up to 400MHz
IS46DR16320D ISSI-IS46DR16320D Datasheet
1Mb / 48P
   Differential data strobe
More results

Similar Description - IS46DR16320B-25EBLA1

ManufacturerPart #DatasheetDescription
logo
Integrated Silicon Solu...
IS43DR86400 ISSI-IS43DR86400 Datasheet
867Kb / 29P
   512Mb (x8, x16) DDR2 SDRAM
IS43DR86400B ISSI-IS43DR86400B Datasheet
760Kb / 29P
   512Mb (x8, x16) DDR2 SDRAM
logo
Micron Technology
MT47H32M16CC3B MICRON-MT47H32M16CC3B Datasheet
2Mb / 133P
   512Mb: x4, x8, x16 DDR2 SDRAM
MT47H64M8B6-25ELDTR MICRON-MT47H64M8B6-25ELDTR Datasheet
2Mb / 133P
   512Mb: x4, x8, x16 DDR2 SDRAM
MT48LC128M4A2 MICRON-MT48LC128M4A2_07 Datasheet
2Mb / 68P
   512Mb x4, x8, x16 SDRAM
logo
Integrated Silicon Solu...
IS43DR81280A ISSI-IS43DR81280A Datasheet
855Kb / 28P
   1Gb (x8, x16) DDR2 SDRAM
IS43DR81280 ISSI-IS43DR81280 Datasheet
863Kb / 28P
   1Gb (x8, x16) DDR2 SDRAM
IS43DR81280B ISSI-IS43DR81280B Datasheet
549Kb / 28P
   1Gb (x8, x16) DDR2 SDRAM
logo
Micron Technology
MT47H16M16BG-3ITB MICRON-MT47H16M16BG-3ITB Datasheet
1Mb / 129P
   256Mb: x4, x8, x16 DDR2 SDRAM
MT47H64M16HR-25ELH MICRON-MT47H64M16HR-25ELH Datasheet
1Mb / 132P
   1Gb: x4, x8, x16 DDR2 SDRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com