Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

AD7457BRT-R2 Datasheet(PDF) 6 Page - Analog Devices

Part # AD7457BRT-R2
Description  Low Power, Pseudo Differential, 100 kSPS 12-Bit ADC in an 8-Lead SOT-23
Download  21 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  AD [Analog Devices]
Direct Link  http://www.analog.com
Logo AD - Analog Devices

AD7457BRT-R2 Datasheet(HTML) 6 Page - Analog Devices

Back Button AD7457BRT-R2 Datasheet HTML 2Page - Analog Devices AD7457BRT-R2 Datasheet HTML 3Page - Analog Devices AD7457BRT-R2 Datasheet HTML 4Page - Analog Devices AD7457BRT-R2 Datasheet HTML 5Page - Analog Devices AD7457BRT-R2 Datasheet HTML 6Page - Analog Devices AD7457BRT-R2 Datasheet HTML 7Page - Analog Devices AD7457BRT-R2 Datasheet HTML 8Page - Analog Devices AD7457BRT-R2 Datasheet HTML 9Page - Analog Devices AD7457BRT-R2 Datasheet HTML 10Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 21 page
background image
AD7457
Rev. A | Page 5 of 20
TIMING SPECIFICATIONS1
VDD = 2.7 V to 5.25 V, fSCLK = 10 MHz, fS = 100 kSPS, VREF = 2.5 V, TA = TMIN to TMAX, unless otherwise noted.
Table 2.
Parameter
Limit at TMIN, TMAX
Unit
Description
fSCLK2
10
kHz min
10
MHz max
tCONVERT
16 × tSCLK
tSCLK = 1/fSCLK
1.6
µs max
t2
10
ns min
CS rising edge to SCLK falling edge setup time
t33
20
ns max
Delay from CS rising edge until SDATA three-state disabled
t43
40
ns max
Data access time after SCLK falling edge
t5
0.4 tSCLK
ns min
SCLK high pulse width
t6
0.4 tSCLK
ns min
SCLK low pulse width
t7
10
ns min
SCLK edge to data valid hold time
t84
10
ns min
SCLK falling edge to SDATA three-state enabled
35
ns max
SCLK falling edge to SDATA three-state enabled
tPOWER-UP5
1
µs max
Power-up time from full power-down
tPOWER-DOWN
7.4
µs min
Minimum time spent in power-down
1 The timing specifications are guaranteed by characterization. All input signals are specified with tr = tf = 5 ns (10% to 90% of VDD) and timed from a voltage level of
1.6 V. See
and the Serial
section.
Figure 2
Interface
2 Mark/space ratio for the SCLK input is 40/60 to 60/40.
3 Measured with the load circuit of
and defined as the time required for the output to cross 0.8 V or 2.4 V with V
Figure 3
Figure 3.
DD
= 5 V, and the time required for the output to
cross 0.4 V or 2.0 V for VDD = 3 V.
4 t8 is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of
The measured number is then extrapolated
back to remove the effects of charging or discharging the 25 pF capacitor. This means that the time, t8, quoted in the timing characteristics is the true bus relinquish
time of the part and is independent of the bus loading.
5 See the
section.
Power Consumption
0
0
0
DB11 DB10
DB2
DB1
DB0
0
t4
t6
t7
t8
t3
TPOWERDOWN
THREE-STATE
AUTOMATIC
POWER DOWN
TPOWERUP
TACQUISITION
POWER
UP
CONVERT
START
TRACK
TRACK
TACQUISTION
TPOWERUP
4 LEADING ZEROS
SDATA
SCLK
CS
THREE-STATE
t2
t5
HOLD
Figure 2. AD7457 Serial Interface Timing Diagram


Similar Part No. - AD7457BRT-R2

ManufacturerPart #DatasheetDescription
logo
Analog Devices
AD7457BRT-R2 AD-AD7457BRT-R2 Datasheet
509Kb / 20P
   Low Power, Pseudo Differential, 100 kSPS 12-Bit ADC in an 8-Lead SOT-23
REV. 0
AD7457BRT-R2 AD-AD7457BRT-R2 Datasheet
538Kb / 20P
   Low Power, Pseudo Differential, 100 kSPS
REV. A
AD7457BRT-R2 AD-AD7457BRT-R2 Datasheet
343Kb / 21P
   Low Power, Pseudo Differential, 100 kSPS 12-Bit ADC in an 8-Lead SOT-23
More results

Similar Description - AD7457BRT-R2

ManufacturerPart #DatasheetDescription
logo
Analog Devices
AD7457 AD-AD7457_17 Datasheet
343Kb / 21P
   Low Power, Pseudo Differential, 100 kSPS 12-Bit ADC in an 8-Lead SOT-23
AD7457 AD-AD7457_15 Datasheet
524Kb / 21P
   Low Power, Pseudo Differential, 100 kSPS 12-Bit ADC in an 8-Lead SOT-23
REV. A
AD7457 AD-AD7457 Datasheet
509Kb / 20P
   Low Power, Pseudo Differential, 100 kSPS 12-Bit ADC in an 8-Lead SOT-23
REV. 0
AD7453 AD-AD7453_17 Datasheet
424Kb / 21P
   Pseudo Differential, 555 kSPS 12-Bit ADC in an 8-Lead SOT-23
AD7453 AD-AD7453 Datasheet
253Kb / 20P
   Pseudo Differential, 555 kSPS, 12-Bit ADC in an 8-Lead SOT-23
REV. 0
AD7453BRTZ-REEL7 AD-AD7453BRTZ-REEL7 Datasheet
531Kb / 20P
   Pseudo Differential, 555 kSPS 12-Bit ADC in an 8-Lead SOT-23
REV. B
AD7452 AD-AD7452_15 Datasheet
734Kb / 29P
   Differential Input, 555 kSPS 12-Bit ADC in an 8-Lead SOT-23
REV. B
AD7452 AD-AD7452_17 Datasheet
639Kb / 25P
   Differential Input, 555 kSPS 12-Bit ADC in an 8-Lead SOT-23
AD7452 AD-AD7452 Datasheet
659Kb / 28P
   Differential Input, 555 kSPS 12-Bit ADC in an 8-Lead SOT-23
REV. B
AD7441 AD-AD7441_10 Datasheet
629Kb / 24P
   Pseudo Differential Input, 1 MSPS, 10-/12-Bit ADCs in an 8-Lead SOT-23
Rev. D
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com