Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

TLV1543M Datasheet(PDF) 5 Page - Texas Instruments

Part # TLV1543M
Description  3.3-V Supply Operation 10-Bit-Resolution A/D Converter
Download  30 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  TI1 [Texas Instruments]
Direct Link  http://www.ti.com
Logo TI1 - Texas Instruments

TLV1543M Datasheet(HTML) 5 Page - Texas Instruments

  TLV1543M Datasheet HTML 1Page - Texas Instruments TLV1543M Datasheet HTML 2Page - Texas Instruments TLV1543M Datasheet HTML 3Page - Texas Instruments TLV1543M Datasheet HTML 4Page - Texas Instruments TLV1543M Datasheet HTML 5Page - Texas Instruments TLV1543M Datasheet HTML 6Page - Texas Instruments TLV1543M Datasheet HTML 7Page - Texas Instruments TLV1543M Datasheet HTML 8Page - Texas Instruments TLV1543M Datasheet HTML 9Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 5 / 30 page
background image
TLV1543C, TLV1543I, TLV1543M
3.3V 10BIT ANALOGTODIGITAL CONVERTERS
WITH SERIAL CONTROL AND 11 ANALOG INPUTS
SLAS072E − DECEMBER 1992 − REVISED JANUARY 2004
5
WWW.TI.COM
mode 3: fast mode, CS inactive (high) between conversion cycles, 11- to 16-clock transfer
In this mode, CS is inactive (high) between serial I/O CLOCK transfers and each transfer can be 11 to 16 clocks
long. The falling edge of CS begins the sequence by removing DATA OUT from the high-impedance state. The
rising edge of CS ends the sequence by returning DATA OUT to the high-impedance state within the specified
delay time. Also, the rising edge of CS disables the I/O CLOCK and ADDRESS terminals within a setup time
plus two falling edges of the internal system clock.
mode 4: fast mode, CS active (low) continuously, 16-clock transfer
In this mode, CS is active (low) between serial I/O CLOCK transfers and each transfer must be exactly 16 clocks
long. After the initial conversion cycle, CS is held active (low) for subsequent conversions; the rising edge of
EOC then begins each sequence by removing DATA OUT from the low logic level, allowing the MSB of the
previous conversion to appear immediately on this output.
slow modes
In a slow mode, the conversion is completed before the serial I/O CLOCK data transfer is completed. A slow
mode requires a minimum 11-clock transfer into I/O CLOCK, and the rising edge of the eleventh clock must
occur before the conversion period is complete; otherwise, the device loses synchronization with the host serial
interface, and CS has to be toggled to initialize the system. The eleventh rising edge of the I/O CLOCK must
occur within 9.5
µs after the tenth I/O clock falling edge.
mode 5: slow mode, CS inactive (high) between conversion cycles, 11- to 16-clock transfer
In this mode, CS is inactive (high) between serial I/O CLOCK transfers and each transfer can be 11 to 16 clocks
long. The falling edge of CS begins the sequence by removing DATA OUT from the high-impedance state. The
rising edge of CS ends the sequence by returning DATA OUT to the high-impedance state within the specified
delay time. Also, the rising edge of CS disables the I/O CLOCK and ADDRESS terminals within a setup time
plus two falling edges of the internal system clock.
mode 6: slow mode, CS active (low) continuously, 16-clock transfer
In this mode, CS is active (low) between serial I/O CLOCK transfers and each transfer must be exactly 16 clocks
long. After the initial conversion cycle, CS is held active (low) for subsequent conversions. The falling edge of
the sixteenth I/O CLOCK then begins each sequence by removing DATA OUT from the low state, allowing the
MSB of the previous conversion to appear immediately at DATA OUT. The device is then ready for the next
16-clock transfer initiated by the serial interface.
address bits
The 4-bit analog channel-select address for the next conversion cycle is presented to the ADDRESS terminal
(MSB first) and is clocked into the address register on the first four leading edges of I/O CLOCK. This address
selects one of 14 inputs (11 analog inputs or 3 internal test inputs).
analog inputs and test modes
The 11 analog inputs and the 3 internal test inputs are selected by the 14-channel multiplexer according to the
input address as shown in Tables 2 and 3. The input multiplexer is a break-before-make type to reduce
input-to-input noise injection resulting from channel switching.
Sampling of the analog input starts on the falling edge of the fourth I/O CLOCK, and sampling continues for six
I/O CLOCK periods. The sample is held on the falling edge of the tenth I/O CLOCK. The three test inputs are
applied to the multiplexer, sampled, and converted in the same manner as the external analog inputs.


Similar Part No. - TLV1543M

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
TLV1543M TI-TLV1543M Datasheet
295Kb / 18P
[Old version datasheet]   3.3-V 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS
TLV1543M TI-TLV1543M Datasheet
611Kb / 26P
[Old version datasheet]   3.3V 10 BIT ANALOG TO DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS
TLV1543MFK TI-TLV1543MFK Datasheet
295Kb / 18P
[Old version datasheet]   3.3-V 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS
TLV1543MFK TI-TLV1543MFK Datasheet
611Kb / 26P
[Old version datasheet]   3.3V 10 BIT ANALOG TO DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS
TLV1543MFKB TI-TLV1543MFKB Datasheet
611Kb / 26P
[Old version datasheet]   3.3V 10 BIT ANALOG TO DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS
More results

Similar Description - TLV1543M

ManufacturerPart #DatasheetDescription
logo
Analog Devices
AD9411 AD-AD9411 Datasheet
968Kb / 28P
   10-Bit, 170/200 MSPS 3.3 V A/D Converter
REV. A
AD9411 AD-AD9411_15 Datasheet
1Mb / 28P
   10-Bit, 170/200 MSPS 3.3 V A/D Converter
REV. B
AD9481 AD-AD9481_17 Datasheet
724Kb / 29P
   3.3 V A/D Converter
AD9481 AD-AD9481 Datasheet
931Kb / 28P
   8-Bit, 250 MSPS 3.3 V A/D Converter
REV. 0
AD9480 AD-AD9480_17 Datasheet
640Kb / 29P
   8-Bit, 250 MSPS 3.3 V A/D Converter
AD9480 AD-AD9480 Datasheet
1Mb / 28P
   8-Bit, 250 MSPS 3.3 V A/D Converter
REV. 0
AD9480 AD-AD9480_15 Datasheet
851Kb / 28P
   8-Bit, 250 MSPS 3.3 V A/D Converter
REV. A
logo
Fujitsu Component Limit...
MB88111 FUJITSU-MB88111 Datasheet
169Kb / 26P
   A/D Converter (With 24-Channel Input at 10-bit Resolution)
logo
Analog Devices
ADADC71 AD-ADADC71_15 Datasheet
286Kb / 12P
   Complete, High Resolution 16-Bit A/D Converter
REV. C
AD7861 AD-AD7861_15 Datasheet
98Kb / 6P
   11-Bit Resolution Simultaneous Sampling A/D Converter
REV. B
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com