Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

AD5930 Datasheet(PDF) 9 Page - Analog Devices

Part # AD5930
Description  Programmable Frequency Sweep and Output Burst Waveform Generator
Download  28 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  AD [Analog Devices]
Direct Link  http://www.analog.com
Logo AD - Analog Devices

AD5930 Datasheet(HTML) 9 Page - Analog Devices

Back Button AD5930_15 Datasheet HTML 5Page - Analog Devices AD5930_15 Datasheet HTML 6Page - Analog Devices AD5930_15 Datasheet HTML 7Page - Analog Devices AD5930_15 Datasheet HTML 8Page - Analog Devices AD5930_15 Datasheet HTML 9Page - Analog Devices AD5930_15 Datasheet HTML 10Page - Analog Devices AD5930_15 Datasheet HTML 11Page - Analog Devices AD5930_15 Datasheet HTML 12Page - Analog Devices AD5930_15 Datasheet HTML 13Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 28 page
background image
Data Sheet
AD5930
Rev. | Page 9 of 28
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
REF
COMP
AVDD
DGND
CAP/2.5V
DVDD
FSADJUST
IOUT
AGND
STANDBY
SDATA
SCLK
FSYNC
MSBOUT
SYNCOUT
MCLK
DGND O/P
INTERRUPT
CTRL
IOUTB
AD5930
TOP VIEW
(Not to Scale)
Figure 8. Pin Configuration
Table 4. Pin Function Descriptions
Pin No.
Mnemonic
Description
1
FSADJUST
Full-Scale Adjust Control. A resistor (RSET) must be connected externally between this pin and AGND.
This determines the magnitude of the full-scale DAC current. The relationship between RSET and the
full-scale current is:
IOUTFULL-SCALE = 18 × VREFOUT/RSET
where VREFOUT = 1.20 V nominal and RSET = 6.8 kΩ typical.
2
REF
Voltage Reference. This pin can be an input or an output. The AD5930 has an internal 1.18 V reference, which
is made available at this pin. Alternatively, this reference can be overdriven by an external reference, with a
voltage range as given in the Specifications section. A 10 nF decoupling capacitor should be connected
between REF and AGND.
3
COMP
DAC Bias Pin. This pin is used for decoupling the DAC bias voltage to AVDD.
4
AVDD
Positive Power Supply for the Analog Section. AVDD can have a value from +2.3 V to +5.5 V. A 0.1 µF decoupling
capacitor should be connected between AVDD and AGND.
5
DVDD
Positive Power Supply for the Digital Section. DVDD can have a value from +2.3 V to +5.5 V. A 0.1 µF decoupling
capacitor should be connected between DVDD and DGND.
6
CAP/2.5V
Digital Circuitry. Operates from a 2.5 V power supply. This 2.5 V is generated from DVDD using an on-board
regulator. The regulator requires a decoupling capacitor of typically 100 nF, which is connected from CAP/2.5V
to DGND. If DVDD is equal to or less than 2.7 V, CAP/2.5V can be shorted to DVDD.
7
DGND
Ground for all Digital Circuitry. This excludes digital output buffers.
8
MCLK
Digital Clock Input. DDS output frequencies are expressed as a binary fraction of the frequency of MCLK.
The output frequency accuracy and phase noise are determined by this clock.
9
SYNCOUT
Digital Output for Sweep Status Information. User selectable for end of sweep (EOS) or frequency increments
through the control register (SYNCOP bit). This pin must be enabled by setting Control Register Bit SYNCOPEN to 1.
10
MSBOUT
Digital Output. The inverted MSB of the DAC data is available at this pin. This output pin must be enabled by
setting bit MSBOUTEN in the control register to 1.
11
DGND O/P
Separate DGND Connection for Digital Output Buffers. Connect to DGND.
12
INTERRUPT
Digital Input. This pins acts as an interrupt during a frequency sweep. A low to high transition is sampled by the
internal MCLK, which resets internal state machines. This results in the DAC output going to midscale.
13
CTRL
Digital Input. Triple function pin for initialization, start, and external frequency increments. A low-to-high transition,
sampled by the internal MCLK, is used to initialize and start internal state machines, which then execute the pre-
programmed frequency sweep sequence. When in auto-increment mode, a single pulse executes the entire sweep
sequence. When in external increment mode, each frequency increment is triggered by low-to-high transitions.
14
SDATA
Serial Data Input. The 16-bit serial data-word is applied to this input with the register address first followed by the
MSB to LSB of the data.
15
SCLK
Serial Clock Input. Data is clocked into the AD5930 on each falling SCLK edge.
16
FSYNC
Active Low Control Input. This is the frame synchronization signal for the serial data. When FSYNC is taken low,
the internal logic is informed that a new word is being loaded into the device.
17
STANDBY
Active High Digital Input. When this pin is high, the internal MCLK is disabled, and the reference DAC and regulator
are powered down. For optimum power saving, it is recommended to reset the AD5930 before putting it into
standby, as this results in a shutdown current of typically 20 µA.
B


Similar Part No. - AD5930_15

ManufacturerPart #DatasheetDescription
logo
Analog Devices
AD5930 AD-AD5930_17 Datasheet
567Kb / 28P
   Programmable Frequency Sweep and Output Burst Waveform Generator
More results

Similar Description - AD5930_15

ManufacturerPart #DatasheetDescription
logo
Analog Devices
AD5930 AD-AD5930_17 Datasheet
567Kb / 28P
   Programmable Frequency Sweep and Output Burst Waveform Generator
AD5930 AD-AD5930 Datasheet
699Kb / 28P
   Programmable Frequency Sweep and Output Burst Waveform Generator
REV. 0
AD5932 AD-AD5932 Datasheet
473Kb / 28P
   Programmable Frequency Scan Waveform Generator
REV. 0
AD5932 AD-AD5932_17 Datasheet
519Kb / 28P
   Programmable Frequency Scan Waveform Generator
AD5932 AD-AD5932_15 Datasheet
433Kb / 28P
   Programmable Frequency Scan Waveform Generator
REV. A
AD9837 AD-AD9837_12 Datasheet
755Kb / 28P
   Programmable Waveform Generator
AD9833 AD-AD9833_18 Datasheet
423Kb / 21P
   Programmable Waveform Generator
logo
Maxim Integrated Produc...
MAX038CPP MAXIM-MAX038CPP Datasheet
203Kb / 16P
   High-Frequency Waveform Generator
19-0266; Rev 2a; 9/96
logo
National Instruments Co...
NI665X NI-NI665X Datasheet
548Kb / 6P
   100 and 50 MHz, Programmable-VoltageDigital Waveform Generator/Analyzers
NI655X NI-NI655X Datasheet
548Kb / 6P
   100 and 50 MHz, Programmable-Voltage Digital Waveform Generator/Analyzers
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com