Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

AD9755 Datasheet(PDF) 11 Page - Analog Devices

Part # AD9755
Description  14-Bit, 300 MSPS
Download  28 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  AD [Analog Devices]
Direct Link  http://www.analog.com
Logo AD - Analog Devices

AD9755 Datasheet(HTML) 11 Page - Analog Devices

Back Button AD9755_15 Datasheet HTML 7Page - Analog Devices AD9755_15 Datasheet HTML 8Page - Analog Devices AD9755_15 Datasheet HTML 9Page - Analog Devices AD9755_15 Datasheet HTML 10Page - Analog Devices AD9755_15 Datasheet HTML 11Page - Analog Devices AD9755_15 Datasheet HTML 12Page - Analog Devices AD9755_15 Datasheet HTML 13Page - Analog Devices AD9755_15 Datasheet HTML 14Page - Analog Devices AD9755_15 Datasheet HTML 15Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 28 page
background image
REV. B
AD9755
–11–
PORT 1
DATA X
DATA Y
tH
tS
tLPW
tPD
DATA X
DATA Y
1/2 CYCLE +
tPD
PORT 2
IOUTA OR IOUTB
CLK
DATA IN
Figure 7a. DAC Input Timing Requirements
with PLL Active, Single Clock Cycle
PORT 1
DATA X
DATA Z
DATA X
DATA Y
PORT 2
IOUTA OR IOUTB
CLK
DATA IN
DATA Z
DATA W
XXX
DATA W
DATA Y
Figure 7b. DAC Input Timing Requirements
with PLL Active, Multiple Clock Cycles
Typically, the VCO can generate outputs of 100 MHz to 400 MHz.
The range control is used to keep the VCO operating within its
designed range while allowing input clocks as low as 6.25 MHz.
With the PLL active, logic levels at DIV0 and DIV1 determine
the divide (prescaler) ratio of the range controller. Table I gives
the frequency range of the input clock for the different states of
DIV0 and DIV1.
Table I. CLK Rates for DIV0, DIV1 Levels with PLL Active
CLK Frequency
DIV1
DIV0
Range Controller
50 MHz–150 MHz
0
0
÷1
25 MHz–100 MHz
0
1
÷2
12.5 MHz–50 MHz
1
0
÷4
6.25 MHz–25 MHz
1
1
÷8
A 392
Ω resistor and 1.0 µF capacitor connected in series from
LPF to PLLVDD are required to optimize the phase noise versus
settling/acquisition time characteristics of the PLL. To obtain
optimum noise and distortion performance, PLLVDD should be
set to a voltage level similar to DVDD and CLKVDD.
In general, the best phase noise performance for any PLL range
control setting is achieved with the VCO operating near its
maximum output frequency of 400 MHz.
As stated earlier, applications requiring input data rates below
6.25 MSPS must disable the PLL clock multiplier and provide
an external 2
× reference clock. At higher data rates however,
applications already containing a low phase noise (i.e., jitter)
reference clock that is twice the input data rate should consider
disabling the PLL clock multiplier to achieve the best SNR
performance from the AD9755. Note that the SFDR performance
of the AD9755 remains unaffected with or without the PLL clock
multiplier enabled.
1.2V REF
AVDD
IREF
CURRENT
SOURCE
ARRAY
REFIO
FSADJ
2k
0.1 F
AD9755
REFERENCE
SECTION
ADDITIONAL
EXTERNAL
LOAD
OPTIONAL
EXTERNAL
REFERENCE
BUFFER
Figure 4. Internal Reference Configuration
1.2V REF
AVDD
IREF
CURRENT
SOURCE
ARRAY
REFIO
FSADJ
2k
AD9755
REFERENCE
SECTION
EXTERNAL
REFERENCE
AVDD
Figure 5. External Reference Configuration
PLL CLOCK MULTIPLIER OPERATION
The Phase-Locked Loop (PLL) is intrinsic to the operation of the
AD9755 in that it produces the necessary internally synchronized
2
× clock for the edge-triggered latches, multiplexer, and DAC.
With PLLVDD connected to its supply voltage, the AD9755 is in
PLL active mode. Figure 6 shows a functional block diagram of
the AD9755 clock control circuitry with PLL active. The
circuitry consists of a phase detector, charge pump, voltage
controlled oscillator (VCO), input data rate range control, clock
logic circuitry, and control input/outputs. The
÷ 2 logic in the
feedback loop allows the PLL to generate the 2
× clock needed for
the DAC output latch.
Figure 7 defines the input and output timing for the AD9755
with the PLL active. CLK in Figure 7 represents the clock that
is generated external to the AD9755. The input data at both
Ports 1 and 2 is latched on the same CLK rising edge. CLK may
be applied as a single ended signal by tying CLK– to mid supply
and applying CLK to CLK+, or as a differential signal applied
to CLK+ and CLK–.
RESET has no purpose when using the internal PLL and should
be grounded. When the AD9755 is in PLL active mode,
PLLLOCK is the output of the internal phase detector. When
locked, the lock output in this mode is Logic 1.
CLKCOM
TO INPUT
LATCHES
CLKVDD
(3.0V TO 3.6V)
PLLLOCK
CHARGE
PUMP
PHASE
DETECTOR
LPF
PLLVDD
VCO
392
1.0 F
3.0V TO
3.6V
RANGE
CONTROL
(
1, 2, 4, 8)
DIV0
DIV1
DIFFERENTIAL-
TO-
SINGLE-ENDED
AMP
2
TO DAC
LATCH
CLK+
CLK–
AD9755
Figure 6. Clock Circuitry with PLL Active


Similar Part No. - AD9755_15

ManufacturerPart #DatasheetDescription
logo
Analog Devices
AD9755-EB AD-AD9755-EB Datasheet
532Kb / 28P
   14-Bit, 300 MSPS High Speed TxDAC D/A Converter
REV. B
AD9755AST AD-AD9755AST Datasheet
904Kb / 26P
   12-Bit, 300 MSPS High-Speed TxDACD/A Converter
REV. 0
AD9755AST AD-AD9755AST Datasheet
532Kb / 28P
   14-Bit, 300 MSPS High Speed TxDAC D/A Converter
REV. B
AD9755ASTRL AD-AD9755ASTRL Datasheet
532Kb / 28P
   14-Bit, 300 MSPS High Speed TxDAC D/A Converter
REV. B
More results

Similar Description - AD9755_15

ManufacturerPart #DatasheetDescription
logo
Analog Devices
AD9753 AD-AD9753_15 Datasheet
820Kb / 28P
   12-Bit, 300 MSPS
REV. B
AD9751 AD-AD9751_15 Datasheet
633Kb / 28P
   10-Bit, 300 MSPS
REV. C
AD9243 AD-AD9243_17 Datasheet
431Kb / 25P
   Complete 14-Bit, 3.0 MSPS Complete 14-Bit, 3.0 MSPS
AD9755 AD-AD9755 Datasheet
532Kb / 28P
   14-Bit, 300 MSPS High Speed TxDAC D/A Converter
REV. B
AD9764 AD-AD9764_15 Datasheet
314Kb / 22P
   14-Bit, 125 MSPS
REV. B
AD9255BCPZRL7-80 AD-AD9255BCPZRL7-80 Datasheet
1Mb / 44P
   14-Bit, 125 MSPS/105 MSPS/80 MSPS
REV. C
AD9784 AD-AD9784_15 Datasheet
1Mb / 52P
   14-Bit, 200 MSPS/500 MSPS TxDAC
Rev. PrC
AD9253 AD-AD9253 Datasheet
1Mb / 40P
   Quad, 14-Bit, 80 MSPS/105 MSPS/125 MSPS
REV. 0
AD7484BSTZ AD-AD7484BSTZ Datasheet
548Kb / 20P
   3 MSPS, 14-Bit SAR ADC
REV. C
AD7484 AD-AD7484_15 Datasheet
548Kb / 20P
   3 MSPS, 14-Bit SAR ADC
Rev. C
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com