Electronic Components Datasheet Search |
|
DP8430V Datasheet(PDF) 10 Page - National Semiconductor (TI) |
|
|
DP8430V Datasheet(HTML) 10 Page - National Semiconductor (TI) |
10 / 56 page 30 Programming and Resetting (Continued) 33 PROGRAMMING BIT DEFINITIONS (Continued) Symbol Description C6 C5 C4 RAS and CAS Configuration Modes (Continued) 1 0 1 RAS and CAS pairs are selected by B1 ECASn must be asserted for CASn to be asserted B1 e 0 during an access selects RAS0 – 1 and CAS0–1 B1 e 1 during an access selects RAS2 – 3 and CAS2–3 B0 is not used during an access No error scrubbing 1 1 0 RAS singles are selected by B0 – 1 CAS0 – 3 are all selected ECASn must be asserted for CASntobe asserted B1 e 0 B0 e 0 during an access selects RAS0 and CAS0–3 B1 e 0 B0 e 1 during an access selects RAS1 and CAS0–3 B1 e 1 B0 e 0 during an access selects RAS2 and CAS0–3 B1 e 1 B0 e 1 during an access selects RAS3 and CAS0–3 No error scrubbing 1 1 1 RAS and CAS singles are selected by B0 1 ECASn must be asserted for CASn to be asserted B1 e 0 B0 e 0 during an access selects RAS0 and CAS0 B1 e 0 B0 e 1 during an access selects RAS1 and CAS1 B1 e 1 B0 e 0 during an access selects RAS2 and CAS2 B1 e 1 B0 e 1 during an access selects RAS3 and CAS3 No error scrubbing C3 Refresh Clock Fine Tune Divisor 0 Divide delay linerefresh clock further by 30 (If DELCLKRefresh Clock Clock Divisor e 2 MHz e 15 ms refresh period) 1 Divide delay linerefresh clock further by 26 (If DELCLKRefresh Clock Clock Divisor e 2 MHz e 13 ms refresh period) C2 C1 C0 Delay LineRefresh Clock Divisor Select 0 0 0 Divide DELCLK by 20 to get as close to 2 MHz as possible 0 0 1 Divide DELCLK by 18 to get as close to 2 MHz as possible 0 1 0 Divide DELCLK by 16 to get as close to 2 MHz as possible 0 1 1 Divide DELCLK by 14 to get as close to 2 MHz as possible 1 0 0 Divide DELCLK by 12 to get as close to 2 MHz as possible 1 0 1 Divide DELCLK by 10 to get as close to 2 MHz as possible 1 1 0 Divide DELCLK by 8 to get as close to 2 MHz as possible 1 1 1 Divide DELCLK by 6 to get as close to 2 MHz as possible R9 Refresh Mode Select 0 RAS0 – 3 will all assert and negate at the same time during a refresh 1 Staggered Refresh RAS outputs during refresh are separated by one positive clock edge Depending on the configuration mode chosen either one or two RASs will be asserted R8 Address Pipelining Select 0 Address pipelining is selected The DRAM controller will switch the DRAM column address back to the row address after guaranteeing the column address hold time 1 Non-address pipelining is selected The DRAM controller will hold the column address on the DRAM address bus until the access RASs are negated R7 WAIT or DTACK Select 0 WAIT type output is selected 1 DTACK (Data Transfer ACKnowledge) type output is selected R6 Add Wait States to the Current Access if WAITIN is Low 0 WAIT or DTACK will be delayed by one additional positive edge of CLK 1 WAIT or DTACK will be delayed by two additional positive edges of CLK 10 |
Similar Part No. - DP8430V |
|
Similar Description - DP8430V |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |