Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

SC28L91 Datasheet(PDF) 9 Page - NXP Semiconductors

Part # SC28L91
Description  3.3V-5.0V Universal Asynchronous Receiver/Transmitter (UART)
Download  42 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  PHILIPS [NXP Semiconductors]
Direct Link  http://www.nxp.com
Logo PHILIPS - NXP Semiconductors

SC28L91 Datasheet(HTML) 9 Page - NXP Semiconductors

Back Button SC28L91 Datasheet HTML 5Page - NXP Semiconductors SC28L91 Datasheet HTML 6Page - NXP Semiconductors SC28L91 Datasheet HTML 7Page - NXP Semiconductors SC28L91 Datasheet HTML 8Page - NXP Semiconductors SC28L91 Datasheet HTML 9Page - NXP Semiconductors SC28L91 Datasheet HTML 10Page - NXP Semiconductors SC28L91 Datasheet HTML 11Page - NXP Semiconductors SC28L91 Datasheet HTML 12Page - NXP Semiconductors SC28L91 Datasheet HTML 13Page - NXP Semiconductors Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 42 page
background image
Philips Semiconductors
Product specification
SC28L91
3.3V–5.0V Universal Asynchronous
Receiver/Transmitter (UART)
2000 Sep 22
9
PIN CONFIGURATION FOR 68XXX BUS INTERFACE (MOTOROLA®)
Symbol
Pin
type
Name and function
I/M
I
Bus Configuration: When low configures the bus interface to the Conditions shown in this table.
D0–D7
I/O
Data Bus: Bi-directional 3-State data bus used to transfer commands, data and status between the UART and the
CPU. D0 is the least significant bit.
CEN
I
Chip Enable: Active-Low input signal. When Low, data transfers between the CPU and the UART are enabled on
D0–D7 as controlled by the R/WN and A0–A3 inputs. When High, places the D0–D7 lines in the 3-State condition.
R/WN
I
Read/Write: Input Signal. When CEN is low R/WN high input indicates a read cycle; when low indicates a write cycle.
IACKN
I
Interrupt Acknowledge: Active low input indicating an interrupt acknowledge cycle. Usually asserted by the CPU in
response to an interrupt request. When asserted places the interrupt vector on the bus and asserts DACKN.
DACKN
O
Data Transfer Acknowledge: A3-State active-low output asserted in a write, read, or interrupt acknowledge cycle to
indicate proper transfer of data between the CPU and the UART.
A0–A3
I
Address Inputs: Select the UART internal registers and ports for read/write operations.
RESETN
I
Reset: A low level clears internal registers (SRA, SRB, IMR, ISR, OPR, OPCR), puts OP0–OP7 in the High state,
stops the counter/timer, and puts the Channel in the inactive state, with the TxD outputs in the mark (High) state. Sets
MR pointer to MR1. See Figure 4
INTRN
O
Interrupt Request: Active-Low, open-drain, output which signals the CPU that one or more of the eight maskable
interrupting conditions are true. This pin requires a pullup.
X1/CLK
I
Crystal 1: Crystal or external clock input. A crystal or clock of the specified limits must be supplied at all times. When
a crystal is used, a capacitor must be connected from this pin to ground (see Figure 11).
X2
O
Crystal 2: Connection for other side of the crystal. When a crystal is used, a capacitor must be connected from this
pin to ground (see Figure 11). If X1/CLK is driven from an external source, this pin must be left open.
RxD
I
Receiver Serial Data Input: The least significant bit is received first. “Mark” is High, “space” is Low.
TxD
O
Transmitter Serial Data Output: The least significant bit is transmitted first. This output is held in the ‘mark’ condition
when the transmitter is disabled, idle, or when operating in local loop back mode. ‘Mark’ is High; ‘space’ is Low.
OP0
O
Output 0: General purpose output or request to send (RTSAN, active-Low). Can be deactivated automatically on
receive or transmit.
OP1
O
Output 1: General-purpose output.
OP2
O
Output 2: General purpose output or transmitter 1X or 16X clock output, or receiver 1X clock output.
OP3
O
Output 3: General purpose output.
OP4
O
Output 4: General purpose output or open-drain, active-Low, RxA interrupt ISR [1] output. DMA Control
OP5
O
Output 5: General-purpose output.
OP6
O
Output 6: General purpose output or open-drain, active-Low, TxA interrupt ISR[0] output. DMA Control
OP7
O
Output 7: General-purpose output.
IP0
I
Input 0: General purpose input or clear to send active-Low input (CTSAN). Has Change of State Dector.
IP1
I
Input 1: General purpose input. Has Change of State Dector.
IP2
I
Input 2: General-purpose input or counter/timer external clock input. Has Change of State Dector.
IP3
I
Input 3: General purpose input or transmitter external clock input (TxC). When the external clock is used by the trans-
mitter, the transmitted data is clocked on the falling edge of the clock. Has Change of State Dector.
IP4
I
Input 4: General purpose input or receiver external clock input (RxC). When the external clock is used by the receiver,
the received data is sampled on the rising edge of the clock.
IP5
I
Input 5: General purpose input.
VCC
Pwr
Power Supply: +3.3 or +5V supply input
±10%
GND
Pwr
Ground


Similar Part No. - SC28L91

ManufacturerPart #DatasheetDescription
logo
NXP Semiconductors
SC28L92 PHILIPS-SC28L92 Datasheet
284Kb / 44P
   3.3V-5.0V Dual Universal Asynchronous Receiver/Transmitter DUART
2000 Jan 21
SC28L92 NXP-SC28L92 Datasheet
349Kb / 73P
   3.3 V/5.0 V Dual Universal Asynchronous Receiver/Transmitter (DUART)
Rev. 07-19 December 2007
SC28L92A1A PHILIPS-SC28L92A1A Datasheet
284Kb / 44P
   3.3V-5.0V Dual Universal Asynchronous Receiver/Transmitter DUART
2000 Jan 21
SC28L92A1A NXP-SC28L92A1A Datasheet
349Kb / 73P
   3.3 V/5.0 V Dual Universal Asynchronous Receiver/Transmitter (DUART)
Rev. 07-19 December 2007
SC28L92A1B PHILIPS-SC28L92A1B Datasheet
284Kb / 44P
   3.3V-5.0V Dual Universal Asynchronous Receiver/Transmitter DUART
2000 Jan 21
More results

Similar Description - SC28L91

ManufacturerPart #DatasheetDescription
logo
Intersil Corporation
IM7332 INTERSIL-IM7332 Datasheet
1Mb / 36P
   Universal Asynchronous Receiver Transmitter(UART)
logo
A1 PROs co., Ltd.
EI16C450 A1PROS-EI16C450 Datasheet
1Mb / 1P
   Universal Asynchronous Receiver Transmitter(UART)
06/15/99
logo
Exar Corporation
ST16C450 EXAR-ST16C450 Datasheet
182Kb / 28P
   UNIVERSAL ASYNCHRONOUS RECEIVER/TRANSMITTER (UART)
logo
List of Unclassifed Man...
COM8017 ETC-COM8017 Datasheet
553Kb / 8P
   UNIVERSAL ASYNCHRONOUS RECEIVER/TRANSMITTER UART
logo
NXP Semiconductors
SC28L92 PHILIPS-SC28L92 Datasheet
284Kb / 44P
   3.3V-5.0V Dual Universal Asynchronous Receiver/Transmitter DUART
2000 Jan 21
SCC2691 PHILIPS-SCC2691 Datasheet
168Kb / 24P
   Universal asynchronous receiver/transmitter UART
1998 Sep 04
logo
Exar Corporation
ST16C454 EXAR-ST16C454 Datasheet
378Kb / 30P
   QUAD UNIVERSAL ASYNCHRONOUS RECEIVER/TRANSMITTER (UART)
logo
Intersil Corporation
CDP1854A INTERSIL-CDP1854A Datasheet
95Kb / 21P
   Programmable Universal Asynchronous Receiver/Transmitter (UART)
March 1997
HD-6402 INTERSIL-HD-6402 Datasheet
154Kb / 7P
   CMOS Universal Asynchronous Receiver Transmitter (UART)
logo
Harris Corporation
HD6402 HARRIS-HD6402 Datasheet
100Kb / 6P
   CMOS Universal Asynchronous Receiver Transmitter (UART)
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com