Electronic Components Datasheet Search |
|
70T633S15BFG8 Datasheet(PDF) 1 Page - Integrated Device Technology |
|
70T633S15BFG8 Datasheet(HTML) 1 Page - Integrated Device Technology |
1 / 27 page ©2012 Integrated Device Technology, Inc. 1 JUNE 2012 DSC-5670/9 Functional Block Diagram ◆ ◆ ◆ ◆ ◆ Full hardware support of semaphore signaling between ports on-chip ◆ ◆ ◆ ◆ ◆ Fully asynchronous operation from either port ◆ Separate byte controls for multiplexed bus and bus matching compatibility ◆ ◆ ◆ ◆ ◆ Sleep Mode Inputs on both ports ◆ ◆ ◆ ◆ ◆ Supports JTAG features compliant to IEEE 1149.1 in BGA-208 and BGA-256 packages ◆ ◆ ◆ ◆ ◆ Single 2.5V (±100mV) power supply for core ◆ ◆ ◆ ◆ ◆ LVTTL-compatible, selectable 3.3V (±150mV)/2.5V (±100mV) power supply for I/Os and control signals on each port ◆ ◆ ◆ ◆ ◆ Available in a 256-ball Ball Grid Array and 208-ball fine pitch Ball Grid Array ◆ ◆ ◆ ◆ ◆ Industrial temperature range (–40°C to +85°C) is available for selected speeds ◆ ◆ ◆ ◆ ◆ Green parts available, see ordering information Features ◆ ◆ ◆ ◆ ◆ True Dual-Port memory cells which allow simultaneous access of the same memory location ◆ ◆ ◆ ◆ ◆ High-speed access – Commercial: 10/12/15ns (max.) – Industrial: 10/12ns (max.) ◆ ◆ ◆ ◆ ◆ RapidWrite Mode simplifies high-speed consecutive write cycles ◆ ◆ ◆ ◆ ◆ Dual chip enables allow for depth expansion without external logic ◆ ◆ ◆ ◆ ◆ IDT70T633/1 easily expands data bus width to 36 bits or more using the Master/Slave select when cascading more than one device ◆ ◆ ◆ ◆ ◆ M/S = VIH for BUSY output flag on Master, M/S = VIL for BUSY input on Slave ◆ ◆ ◆ ◆ ◆ Busy and Interrupt Flags ◆ ◆ ◆ ◆ ◆ On-chip port arbitration logic HIGH-SPEED 2.5V 512/256K x 18 ASYNCHRONOUS DUAL-PORT STATIC RAM WITH 3.3V 0R 2.5V INTERFACE IDT70T633/1S 1. Address A18x is a NC for IDT70T631. 2. BUSY is an input as a Slave (M/S=VIL) and an output when it is a Master (M/S=VIH). 3 BUSY and INT are non-tri-state totem-pole outputs (push-pull). 4. The sleep mode pin shuts off all dynamic inputs, except JTAG inputs, when asserted. OPTx, INTx, M/S and the sleep mode pins themselves (ZZx) are not affected during sleep mode. CE 0R R/ W R CE1R LB R UB R 512/256K x 18 MEMORY ARRAY Address Decoder A18R(1) A0R Address Decoder CE 0L R/W L CE1L LB L UB L Dout0-8_L Dout9-17_L Dout0-8_R Dout9-17_R B E 0 L B E 1 L B E 1 R B E 0 R I/O0L-I/O17L I/O0R -I/O17R Din_L ADDR_L Din_R ADDR_R OER OEL ARBITRATION INTERRUPT SEMAPHORE LOGIC M/ S R/ WL OEL R/ WR OER CE 0L CE1L CE 0R CE1R 5670 drw 01 A18L(1) A0L ZZ CONTROL LOGIC ZZL (4) ZZR (4) JTAG TCK TRST TMS TDI TDO INTL(3) SEM L BU S Y L(2,3) BU SY R(2,3) SEM R IN TR(3) NOTES: |
Similar Part No. - 70T633S15BFG8 |
|
Similar Description - 70T633S15BFG8 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |