Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

MB85RC64TAPN-G-AMEWE1 Datasheet(PDF) 7 Page - Fujitsu Component Limited.

Part # MB85RC64TAPN-G-AMEWE1
Description  64 K (8 K 횞 8) Bit I2C
Download  27 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  FUJITSU [Fujitsu Component Limited.]
Direct Link  http://edevice.fujitsu.com/fmd/en/index.html
Logo FUJITSU - Fujitsu Component Limited.

MB85RC64TAPN-G-AMEWE1 Datasheet(HTML) 7 Page - Fujitsu Component Limited.

Back Button MB85RC64TAPN-G-AMEWE1 Datasheet HTML 3Page - Fujitsu Component Limited. MB85RC64TAPN-G-AMEWE1 Datasheet HTML 4Page - Fujitsu Component Limited. MB85RC64TAPN-G-AMEWE1 Datasheet HTML 5Page - Fujitsu Component Limited. MB85RC64TAPN-G-AMEWE1 Datasheet HTML 6Page - Fujitsu Component Limited. MB85RC64TAPN-G-AMEWE1 Datasheet HTML 7Page - Fujitsu Component Limited. MB85RC64TAPN-G-AMEWE1 Datasheet HTML 8Page - Fujitsu Component Limited. MB85RC64TAPN-G-AMEWE1 Datasheet HTML 9Page - Fujitsu Component Limited. MB85RC64TAPN-G-AMEWE1 Datasheet HTML 10Page - Fujitsu Component Limited. MB85RC64TAPN-G-AMEWE1 Datasheet HTML 11Page - Fujitsu Component Limited. Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 27 page
background image
MB85RC64TA
DS501-00044-2v0-E
7
■ DATA STRUCTURE
In the I2C bus, the acknowledge “L” level is output on the 9th bit by a slave, after the 8 bits of the device
address word following the start condition are input by a master. After confirming the acknowledge response
by the master, the master outputs 8 bits
× 2 memory address to the slave. When the each memory address
input ends, the slave again outputs the acknowledge “L” level. After this operation, the I/O data follows in
units of 8 bits, with the acknowledge “L” level output after every 8 bits.
It is determined by the R/W code whether the data line is driven by the master or the slave. However, the
clock line shall be driven by the master. For a write operation, the slave will accept 8 bits from the master,
then send an acknowledge. If the master detects the acknowledge, the master will transfer the next 8 bits.
For a read operation, the slave will place 8 bits on the data line, then wait for an acknowledge from the master.
■ FRAM ACKNOWLEDGE -- POLLING NOT REQUIRED
The MB85RC64TA performs write operations at the same speed as read operations, so any waiting time for
an ACK polling* does not occur. The write cycle takes no additional time.
*: In E2PROM, the Acknowledge Polling is performed as a progress check whether rewriting is executed or not.
It is normal to judge by the 9th bit of Acknowledge whether rewriting is performed or not after inputting the
start condition and then the device address word (8 bits) during rewriting.
■ WRITE PROTECT (WP)
The entire memory array can be write protected using the Write Protect pin. When the Write Protect pin is
set to the “H” level, the entire memory array will be write protected. When the Write Protect pin is the “L”
level, entire memory array will be rewritten. Reading is allowed regardless of the WP pin's “H” level or “L” level.
Note : The Write Protect pin is pulled down internally to VSS pin, therefore if the Write Protect pin is open, the
pin status is detected as the “L” level (write enabled).


Similar Part No. - MB85RC64TAPN-G-AMEWE1

ManufacturerPart #DatasheetDescription
logo
Fujitsu Component Limit...
MB85RC64 FUJITSU-MB85RC64 Datasheet
143Kb / 20P
   Memory FRAM 64 K (8 K x 8) Bit I2C
MB85RC64A FUJITSU-MB85RC64A Datasheet
304Kb / 32P
   64 K (8 K 횞 8) ?볝긿?뉹2C
MB85RC64APNF-G FUJITSU-MB85RC64APNF-G Datasheet
287Kb / 28P
   64 K (8 K 횞 8) Bit I2C
MB85RC64APNF-G-JNE1 FUJITSU-MB85RC64APNF-G-JNE1 Datasheet
287Kb / 28P
   64 K (8 K 횞 8) Bit I2C
MB85RC64APNF-G-JNERE1 FUJITSU-MB85RC64APNF-G-JNERE1 Datasheet
287Kb / 28P
   64 K (8 K 횞 8) Bit I2C
More results

Similar Description - MB85RC64TAPN-G-AMEWE1

ManufacturerPart #DatasheetDescription
logo
Fujitsu Component Limit...
MB85RC64PNF-G FUJITSU-MB85RC64PNF-G Datasheet
143Kb / 20P
   64 K (8 K 횞 8) Bit I2C
MB85RC64APNF-G FUJITSU-MB85RC64APNF-G Datasheet
287Kb / 28P
   64 K (8 K 횞 8) Bit I2C
MB85RC256VPNF-G FUJITSU-MB85RC256VPNF-G Datasheet
317Kb / 28P
   256 K (32 K 횞 8) Bit I2C
MB85RC16VPNF-G FUJITSU-MB85RC16VPNF-G Datasheet
306Kb / 29P
   16 K (2 K 횞 8) Bit I2C
MB85RC64A FUJITSU-MB85RC64A Datasheet
304Kb / 32P
   64 K (8 K 횞 8) ?볝긿?뉹2C
MB85RS64V FUJITSU-MB85RS64V Datasheet
301Kb / 32P
   64 K (8 K 횞 8) ?볝긿?늆PI
logo
Cypress Semiconductor
CY14MB064J1A CYPRESS-CY14MB064J1A Datasheet
1Mb / 28P
   64-Kbit (8 K 횞 8) Serial (I2C) nvSRAM
CY14MB064J CYPRESS-CY14MB064J_12 Datasheet
1Mb / 30P
   64-Kbit (8 K 횞 8) Serial (I2C) nvSRAM
logo
Fujitsu Component Limit...
MB85RC64 FUJITSU-MB85RC64 Datasheet
143Kb / 20P
   Memory FRAM 64 K (8 K x 8) Bit I2C
MB85RC04VPNF-G FUJITSU-MB85RC04VPNF-G Datasheet
317Kb / 29P
   4 K (512 횞 8) Bit I2C
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com