Electronic Components Datasheet Search |
|
DAC7614 Datasheet(PDF) 10 Page - Texas Instruments |
|
|
DAC7614 Datasheet(HTML) 10 Page - Texas Instruments |
10 / 17 page ® 10 DAC7614 REFERENCE INPUTS The reference inputs, VREFL and VREFH, can be any voltage between VSS + 2.25V and VDD – 2.25V provided that VREFH is at least 1.25V greater than VREFL. The minimum output of each DAC is equal to VREFL – 1LSB plus a small offset voltage (essentially, the offset of the output op amp). The maximum output is equal to VREFH plus a similar offset voltage. Note that VSS (the negative power supply) must either be connected to ground or must be in the range of –4.75V to –5.25V. The voltage on VSS sets several bias points within the converter. If VSS is not in one of these two configurations, the bias values may be in error and proper operation of the device is not guaranteed. The current into the reference inputs depends on the DAC output voltages and can vary from a few microamps to approximately 0.6 milliamp. Bypassing the reference volt- age or voltages with a 0.1 µF capacitor placed as close as possible to the DAC7614 package is strongly recommended. DIGITAL INTERFACE Figure 3 and Table I provide the basic timing for the DAC7614. The interface consists of a serial clock (CLK), serial data (SDI), and a load DAC signal (LOADDACS). In addition, a chip select (CS) input is available to enable serial communication when there are multiple serial devices. An SYMBOL DESCRIPTION MIN TYP MAX UNITS tDS Data Valid to CLK Rising 25 ns tDH Data Held Valid after CLK Rises 20 ns tCH CLK HIGH 30 ns tCL CLK LOW 50 ns tCSS CS LOW to CLK Rising 55 ns tCSH CLK HIGH to CS Rising 15 ns tLD1 LOADDACS HIGH to CLK Rising 40 ns tLD2 CLK Rising to LOADDACS LOW 15 ns tLDDW LOADDACS LOW Time 45 ns tRSSH RESETSEL Valid to RESET LOW 25 ns tRSTW RESET LOW Time 70 ns tS Settling Time 10 µs FIGURE 3. DAC7614 Timing. TABLE I. Timing Specifications (TA = –40°C to +85°C). asynchronous reset input (RESET) is provided to simplify start-up conditions, periodic resets, or emergency resets to a known state. The DAC code and address are provided via a 16-bit serial interface as shown in Figure 3. The first two bits select the DAC register that will be updated when LOADDACS goes LOW (see Table II). The next two bits are not used. The last 12 bits is the DAC code which is provided, most significant bit first. A1 (MSB) (LSB) SDI CLK CS LOADDAC A0 X X D11 D10 D9 D3 D2 D1 D0 SDI CLK LOADDAC RESET V OUT tcss t LD1 t CL t CH t DS t DH t LD2 t LDDW t LDDW t S t RSTW t RSSH t CSH t S 1 LSB ERROR BAND 1 LSB ERROR BAND RESETSEL |
Similar Part No. - DAC7614 |
|
Similar Description - DAC7614 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |