Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

GS8672D37BGE-333I Datasheet(PDF) 8 Page - GSI Technology

Part # GS8672D37BGE-333I
Description  JEDEC-standard pinout and package
Download  28 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  GSI [GSI Technology]
Direct Link  http://www.gsitechnology.com
Logo GSI - GSI Technology

GS8672D37BGE-333I Datasheet(HTML) 8 Page - GSI Technology

Back Button GS8672D37BGE-333I Datasheet HTML 4Page - GSI Technology GS8672D37BGE-333I Datasheet HTML 5Page - GSI Technology GS8672D37BGE-333I Datasheet HTML 6Page - GSI Technology GS8672D37BGE-333I Datasheet HTML 7Page - GSI Technology GS8672D37BGE-333I Datasheet HTML 8Page - GSI Technology GS8672D37BGE-333I Datasheet HTML 9Page - GSI Technology GS8672D37BGE-333I Datasheet HTML 10Page - GSI Technology GS8672D37BGE-333I Datasheet HTML 11Page - GSI Technology GS8672D37BGE-333I Datasheet HTML 12Page - GSI Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 28 page
background image
GS8672D19/37BE-450/400/375/333/300
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.02c 8/2017
8/28
© 2011, GSI Technology
FLXDrive-II Output Driver Impedance Control
HSTL I/O SigmaQuad-II+ ECCRAMs are supplied with programmable impedance output drivers. The ZQ pin must be connected
to VSS via an external resistor, RQ, to allow the ECCRAM to monitor and adjust its output driver impedance. The value of RQ must
be 5X the value of the desired RAM output impedance. The allowable range of RQ to guarantee impedance matching continuously
is between 175
 and 350. Periodic readjustment of the output driver impedance is necessary as the impedance is affected by
drifts in supply voltage and temperature. The ECCRAM’s output impedance circuitry compensates for drifts in supply voltage and
temperature. A clock cycle counter periodically triggers an impedance evaluation, resets and counts again. Each impedance
evaluation may move the output driver impedance level one step at a time towards the optimum level. The output driver is
implemented with discrete binary weighted impedance steps.
Input Termination Impedance Control
These SigmaQuad-II+ ECCRAMs are supplied with programmable input termination on Data (D), Byte Write (BW), and Clock
(K/K) input receivers. Input termination can be enabled or disabled via the ODT pin (6R). When the ODT pin is tied Low (or left
floating -the pin has a small pull-down resistor), input termination is disabled. When the ODT pin is tied High, input termination is
enabled. Termination impedance is programmed via the same RQ resistor (connected between the ZQ pin and VSS) used to
program output driver impedance, and is nominally RQ*0.6 Thevenin-equivalent when RQ is between 175
 and 250. Periodic
readjustment of the termination impedance occurs to compensate for drifts in supply voltage and temperature, in the same manner
as for driver impedance (see above).
Note:
When ODT = 1, Data (D), Byte Write (BW), and Clock (K, K) input termination is always enabled. Consequently, D, BW, K, K
inputs should always be driven High or Low; they should never be tri-stated (i.e., in a High-Z state). If the inputs are tri-stated, the
input termination will pull the signal to VDDQ/2 (i.e., to the switch point of the diff-amp receiver), which could cause the receiver
to enter a meta-stable state, resulting in the receiver consuming more power than it normally would. This could result in the
device’s operating currents being higher.


Similar Part No. - GS8672D37BGE-333I

ManufacturerPart #DatasheetDescription
logo
GSI Technology
GS8672D37BGE-333 GSI-GS8672D37BGE-333 Datasheet
483Kb / 28P
   JEDEC-standard pinout and package
More results

Similar Description - GS8672D37BGE-333I

ManufacturerPart #DatasheetDescription
logo
GSI Technology
GS8342DT38BD-550 GSI-GS8342DT38BD-550 Datasheet
524Kb / 30P
   JEDEC-standard pinout and package
GS8342QT37BD-300I GSI-GS8342QT37BD-300I Datasheet
503Kb / 29P
   JEDEC-standard pinout and package
GS8662Q37BD-333I GSI-GS8662Q37BD-333I Datasheet
502Kb / 28P
   JEDEC-standard pinout and package
GS8662QT19BGD-357 GSI-GS8662QT19BGD-357 Datasheet
501Kb / 28P
   JEDEC-standard pinout and package
GS81302DT10GE-350 GSI-GS81302DT10GE-350 Datasheet
513Kb / 30P
   JEDEC-standard pinout and package
GS82582D37GE-400I GSI-GS82582D37GE-400I Datasheet
443Kb / 26P
   JEDEC-standard pinout and package
GS81302DT10E-350I GSI-GS81302DT10E-350I Datasheet
513Kb / 30P
   JEDEC-standard pinout and package
GS81302DT37AGD-450 GSI-GS81302DT37AGD-450 Datasheet
436Kb / 25P
   JEDEC-standard pinout and package
GS81302Q10GE-250I GSI-GS81302Q10GE-250I Datasheet
487Kb / 28P
   JEDEC-standard pinout and package
GS82582Q37GE-333I GSI-GS82582Q37GE-333I Datasheet
436Kb / 25P
   JEDEC-standard pinout and package
GS8182D19BGD-333I GSI-GS8182D19BGD-333I Datasheet
554Kb / 27P
   JEDEC-standard pinout and package
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com